KUP4K.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * (C) Copyright 2000, 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. * Derived from ../tqm8xx/tqm8xx.c
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  35. #define CONFIG_KUP4K 1 /* ...on a KUP4K module */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 9600 /* console baudrate */
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 1 second */
  44. #endif
  45. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  46. #define CONFIG_BOARD_TYPES 1 /* support board types */
  47. #if 0
  48. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  49. #endif
  50. #undef CONFIG_BOOTARGS
  51. #define CONFIG_NFSBOOTCOMMAND \
  52. "dhcp ;"\
  53. "setenv bootargs root=/dev/nfs ro nfsroot=$(nfsip):$(rootpath) "\
  54. "ip=$(ipaddr):$(nfsip):$(gatewayip):"\
  55. "$(netmask):heydeck.eva:eth0:off; "\
  56. "bootm 100000"
  57. #define CONFIG_RAMBOOTCOMMAND \
  58. "diskboot 100000 0:1; "\
  59. "setenv bootargs root=/dev/hda2 panic=1 "\
  60. "ip=192.168.0.71:192.168.0.100:192.168.0.2:255.255.255.0; "\
  61. "bootm"
  62. #define CONFIG_BOOTCOMMAND \
  63. "run ramboot "\
  64. "run nfsboot"
  65. #define CONFIG_MISC_INIT_R 1
  66. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  67. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  68. #undef CONFIG_WATCHDOG /* watchdog disabled */
  69. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  70. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  71. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  72. #define CONFIG_MAC_PARTITION
  73. #define CONFIG_DOS_PARTITION
  74. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  75. #define CONFIG_ETHADDR 00:0B:64:00:00:00 /* our OUI from IEEE */
  76. #define CONFIG_KUP4K_LOGO 0x40040000 /* Address of logo bitmap */
  77. /* Define to allow the user to overwrite serial and ethaddr */
  78. #define CONFIG_ENV_OVERWRITE
  79. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  80. CFG_CMD_DHCP | \
  81. CFG_CMD_IDE | \
  82. CFG_CMD_DATE )
  83. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  84. #include <cmd_confdefs.h>
  85. /*
  86. * Miscellaneous configurable options
  87. */
  88. #define CFG_LONGHELP /* undef to save memory */
  89. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  90. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  91. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  92. #else
  93. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  94. #endif
  95. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  96. #define CFG_MAXARGS 16 /* max number of command args */
  97. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  98. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  99. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  100. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  101. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  102. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  103. /*
  104. * Low Level Configuration Settings
  105. * (address mappings, register initial values, etc.)
  106. * You should know what you are doing if you make changes here.
  107. */
  108. /*-----------------------------------------------------------------------
  109. * Internal Memory Mapped Register
  110. */
  111. #define CFG_IMMR 0xFFF00000
  112. /*-----------------------------------------------------------------------
  113. * Definitions for initial stack pointer and data area (in DPRAM)
  114. */
  115. #define CFG_INIT_RAM_ADDR CFG_IMMR
  116. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  117. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  118. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  119. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  120. /*-----------------------------------------------------------------------
  121. * Start addresses for the final memory configuration
  122. * (Set up by the startup code)
  123. * Please note that CFG_SDRAM_BASE _must_ start at 0
  124. */
  125. #define CFG_SDRAM_BASE 0x00000000
  126. #define CFG_FLASH_BASE 0x40000000
  127. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  128. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  129. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  130. /*
  131. * For booting Linux, the board info and command line data
  132. * have to be in the first 8 MB of memory, since this is
  133. * the maximum mapped by the Linux kernel during initialization.
  134. */
  135. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  136. /*-----------------------------------------------------------------------
  137. * FLASH organization
  138. */
  139. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  140. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  141. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  142. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  143. #define CFG_ENV_IS_IN_FLASH 1
  144. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  145. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  146. #define CFG_ENV_SECT_SIZE 0x8000
  147. /* Address and size of Redundant Environment Sector */
  148. #if 0
  149. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  150. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  151. #endif
  152. /*-----------------------------------------------------------------------
  153. * Hardware Information Block
  154. */
  155. #if 0
  156. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  157. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  158. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  159. #endif
  160. /*-----------------------------------------------------------------------
  161. * Cache Configuration
  162. */
  163. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  164. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  165. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  166. #endif
  167. /*-----------------------------------------------------------------------
  168. * SYPCR - System Protection Control 11-9
  169. * SYPCR can only be written once after reset!
  170. *-----------------------------------------------------------------------
  171. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  172. */
  173. #if defined(CONFIG_WATCHDOG)
  174. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  175. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  176. #else
  177. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  178. #endif
  179. /*-----------------------------------------------------------------------
  180. * SIUMCR - SIU Module Configuration 11-6
  181. *-----------------------------------------------------------------------
  182. * PCMCIA config., multi-function pin tri-state
  183. */
  184. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00)
  185. /*-----------------------------------------------------------------------
  186. * TBSCR - Time Base Status and Control 11-26
  187. *-----------------------------------------------------------------------
  188. * Clear Reference Interrupt Status, Timebase freezing enabled
  189. */
  190. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  191. /*-----------------------------------------------------------------------
  192. * RTCSC - Real-Time Clock Status and Control Register 11-27
  193. *-----------------------------------------------------------------------
  194. */
  195. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  196. /*-----------------------------------------------------------------------
  197. * PISCR - Periodic Interrupt Status and Control 11-31
  198. *-----------------------------------------------------------------------
  199. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  200. */
  201. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  202. /*-----------------------------------------------------------------------
  203. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  204. *-----------------------------------------------------------------------
  205. * Reset PLL lock status sticky bit, timer expired status bit and timer
  206. * interrupt status bit
  207. *
  208. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  209. */
  210. #define CFG_PLPRCR ( (3-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  211. /*-----------------------------------------------------------------------
  212. * SCCR - System Clock and reset Control Register 15-27
  213. *-----------------------------------------------------------------------
  214. * Set clock output, timebase and RTC source and divider,
  215. * power management and some other internal clocks
  216. */
  217. #define SCCR_MASK SCCR_EBDF00
  218. #define CFG_SCCR ( SCCR_TBS | SCCR_EBDF00 | \
  219. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  220. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  221. SCCR_DFALCD00)
  222. /*-----------------------------------------------------------------------
  223. * PCMCIA stuff
  224. *-----------------------------------------------------------------------
  225. *
  226. */
  227. /* KUP4K use both slots, SLOT_A as "primary". */
  228. #define CONFIG_PCMCIA_SLOT_A 1
  229. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  230. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  231. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  232. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  233. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  234. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  235. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  236. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  237. #define PCMCIA_SOCKETS_NO 2
  238. #define PCMCIA_MEM_WIN_NO 8
  239. /*-----------------------------------------------------------------------
  240. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  241. *-----------------------------------------------------------------------
  242. */
  243. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  244. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  245. #undef CONFIG_IDE_LED /* LED for ide not supported */
  246. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  247. #define CFG_IDE_MAXBUS 2
  248. #define CFG_IDE_MAXDEVICE 4
  249. #define CFG_ATA_IDE0_OFFSET 0x0000
  250. #define CFG_ATA_IDE1_OFFSET (4 * CFG_PCMCIA_MEM_SIZE)
  251. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  252. /* Offset for data I/O */
  253. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  254. /* Offset for normal register accesses */
  255. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  256. /* Offset for alternate registers */
  257. #define CFG_ATA_ALT_OFFSET 0x0100
  258. /*-----------------------------------------------------------------------
  259. *
  260. *-----------------------------------------------------------------------
  261. *
  262. */
  263. /*#define CFG_DER 0x2002000F*/
  264. #define CFG_DER 0
  265. /*
  266. * Init Memory Controller:
  267. *
  268. * BR0/1 and OR0/1 (FLASH)
  269. */
  270. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  271. /* used to re-map FLASH both when starting from SRAM or FLASH:
  272. * restrict access enough to keep SRAM working (if any)
  273. * but not too much to meddle with FLASH accesses
  274. */
  275. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  276. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  277. /*
  278. * FLASH timing:
  279. */
  280. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  281. OR_SCY_2_CLK | OR_EHTR | OR_BI)
  282. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  283. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  284. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  285. /*
  286. * BR2/3 and OR2/3 (SDRAM)
  287. *
  288. */
  289. #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
  290. #define SDRAM_BASE2_PRELIM 0x20000000 /* SDRAM bank #1 */
  291. #define SDRAM_BASE3_PRELIM 0x30000000 /* SDRAM bank #2 */
  292. #define SDRAM_MAX_SIZE 0x04000000 /* max 648 MB per bank */
  293. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  294. #define CFG_OR_TIMING_SDRAM 0x00000A00
  295. #if 0
  296. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  297. #define CFG_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  298. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  299. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  300. #define CFG_OR3_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  301. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  302. #endif
  303. /*
  304. * Memory Periodic Timer Prescaler
  305. *
  306. * The Divider for PTA (refresh timer) configuration is based on an
  307. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  308. * the number of chip selects (NCS) and the actually needed refresh
  309. * rate is done by setting MPTPR.
  310. *
  311. * PTA is calculated from
  312. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  313. *
  314. * gclk CPU clock (not bus clock!)
  315. * Trefresh Refresh cycle * 4 (four word bursts used)
  316. *
  317. * 4096 Rows from SDRAM example configuration
  318. * 1000 factor s -> ms
  319. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  320. * 4 Number of refresh cycles per period
  321. * 64 Refresh cycle in ms per number of rows
  322. * --------------------------------------------
  323. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  324. *
  325. * 50 MHz => 50.000.000 / Divider = 98
  326. * 66 Mhz => 66.000.000 / Divider = 129
  327. * 80 Mhz => 80.000.000 / Divider = 156
  328. */
  329. #if defined(CONFIG_80MHz)
  330. #define CFG_MAMR_PTA 156
  331. #elif defined(CONFIG_66MHz)
  332. #define CFG_MAMR_PTA 129
  333. #else /* 50 MHz */
  334. #define CFG_MAMR_PTA 98
  335. #endif /*CONFIG_??MHz */
  336. /*
  337. * For 16 MBit, refresh rates could be 31.3 us
  338. * (= 64 ms / 2K = 125 / quad bursts).
  339. * For a simpler initialization, 15.6 us is used instead.
  340. *
  341. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  342. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  343. */
  344. #define CFG_MPTPR 0x400
  345. /*
  346. * MAMR settings for SDRAM
  347. */
  348. #define CFG_MAMR 0x80802114
  349. /*
  350. * Internal Definitions
  351. *
  352. * Boot Flags
  353. */
  354. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  355. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  356. #if NOT_USED_FOR_NOW
  357. #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
  358. #if 0
  359. #define CONFIG_AUTOBOOT_PROMPT "Boote in %d Sekunden - stop mit \"2\"\n"
  360. #endif
  361. #define CONFIG_AUTOBOOT_STOP_STR "2" /* easy to stop for now */
  362. #endif /* NOT_USED_FOR_NOW */
  363. #endif /* __CONFIG_H */