start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <asm-offsets.h>
  26. #include <config.h>
  27. #include <version.h>
  28. #include <asm/hardware.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. #ifdef CONFIG_SPL_BUILD
  46. _undefined_instruction: .word _undefined_instruction
  47. _software_interrupt: .word _software_interrupt
  48. _prefetch_abort: .word _prefetch_abort
  49. _data_abort: .word _data_abort
  50. _not_used: .word _not_used
  51. _irq: .word _irq
  52. _fiq: .word _fiq
  53. _pad: .word 0x12345678 /* now 16*4=64 */
  54. #else
  55. _undefined_instruction: .word undefined_instruction
  56. _software_interrupt: .word software_interrupt
  57. _prefetch_abort: .word prefetch_abort
  58. _data_abort: .word data_abort
  59. _not_used: .word not_used
  60. _irq: .word irq
  61. _fiq: .word fiq
  62. _pad: .word 0x12345678 /* now 16*4=64 */
  63. #endif /* CONFIG_SPL_BUILD */
  64. .balignl 16,0xdeadbeef
  65. /*
  66. *************************************************************************
  67. *
  68. * Startup Code (reset vector)
  69. *
  70. * do important init only if we don't start from RAM!
  71. * relocate armboot to ram
  72. * setup stack
  73. * jump to second stage
  74. *
  75. *************************************************************************
  76. */
  77. .globl _TEXT_BASE
  78. _TEXT_BASE:
  79. #ifdef CONFIG_SPL_BUILD
  80. .word CONFIG_SPL_TEXT_BASE
  81. #else
  82. .word CONFIG_SYS_TEXT_BASE
  83. #endif
  84. /*
  85. * These are defined in the board-specific linker script.
  86. * Subtracting _start from them lets the linker put their
  87. * relative position in the executable instead of leaving
  88. * them null.
  89. */
  90. .globl _bss_start_ofs
  91. _bss_start_ofs:
  92. .word __bss_start - _start
  93. .globl _bss_end_ofs
  94. _bss_end_ofs:
  95. .word __bss_end__ - _start
  96. .globl _end_ofs
  97. _end_ofs:
  98. .word _end - _start
  99. #ifdef CONFIG_USE_IRQ
  100. /* IRQ stack memory (calculated at run-time) */
  101. .globl IRQ_STACK_START
  102. IRQ_STACK_START:
  103. .word 0x0badc0de
  104. /* IRQ stack memory (calculated at run-time) */
  105. .globl FIQ_STACK_START
  106. FIQ_STACK_START:
  107. .word 0x0badc0de
  108. #endif
  109. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  110. .globl IRQ_STACK_START_IN
  111. IRQ_STACK_START_IN:
  112. .word 0x0badc0de
  113. /*
  114. * the actual reset code
  115. */
  116. reset:
  117. /*
  118. * set the cpu to SVC32 mode
  119. */
  120. mrs r0,cpsr
  121. bic r0,r0,#0x1f
  122. orr r0,r0,#0xd3
  123. msr cpsr,r0
  124. /*
  125. * we do sys-critical inits only at reboot,
  126. * not when booting from ram!
  127. */
  128. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  129. bl cpu_init_crit
  130. #endif
  131. /* Set stackpointer in internal RAM to call board_init_f */
  132. call_board_init_f:
  133. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  134. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  135. ldr r0,=0x00000000
  136. bl board_init_f
  137. /*------------------------------------------------------------------------------*/
  138. /*
  139. * void relocate_code (addr_sp, gd, addr_moni)
  140. *
  141. * This "function" does not return, instead it continues in RAM
  142. * after relocating the monitor code.
  143. *
  144. */
  145. .globl relocate_code
  146. relocate_code:
  147. mov r4, r0 /* save addr_sp */
  148. mov r5, r1 /* save addr of gd */
  149. mov r6, r2 /* save addr of destination */
  150. /* Set up the stack */
  151. stack_setup:
  152. mov sp, r4
  153. adr r0, _start
  154. cmp r0, r6
  155. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  156. beq clear_bss /* skip relocation */
  157. mov r1, r6 /* r1 <- scratch for copy_loop */
  158. ldr r3, _bss_start_ofs
  159. add r2, r0, r3 /* r2 <- source end address */
  160. copy_loop:
  161. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  162. stmia r1!, {r9-r10} /* copy to target address [r1] */
  163. cmp r0, r2 /* until source end address [r2] */
  164. blo copy_loop
  165. #ifndef CONFIG_SPL_BUILD
  166. /*
  167. * fix .rel.dyn relocations
  168. */
  169. ldr r0, _TEXT_BASE /* r0 <- Text base */
  170. sub r9, r6, r0 /* r9 <- relocation offset */
  171. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  172. add r10, r10, r0 /* r10 <- sym table in FLASH */
  173. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  174. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  175. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  176. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  177. fixloop:
  178. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  179. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  180. ldr r1, [r2, #4]
  181. and r7, r1, #0xff
  182. cmp r7, #23 /* relative fixup? */
  183. beq fixrel
  184. cmp r7, #2 /* absolute fixup? */
  185. beq fixabs
  186. /* ignore unknown type of fixup */
  187. b fixnext
  188. fixabs:
  189. /* absolute fix: set location to (offset) symbol value */
  190. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  191. add r1, r10, r1 /* r1 <- address of symbol in table */
  192. ldr r1, [r1, #4] /* r1 <- symbol value */
  193. add r1, r1, r9 /* r1 <- relocated sym addr */
  194. b fixnext
  195. fixrel:
  196. /* relative fix: increase location by offset */
  197. ldr r1, [r0]
  198. add r1, r1, r9
  199. fixnext:
  200. str r1, [r0]
  201. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  202. cmp r2, r3
  203. blo fixloop
  204. #endif
  205. clear_bss:
  206. #ifndef CONFIG_SPL_BUILD
  207. ldr r0, _bss_start_ofs
  208. ldr r1, _bss_end_ofs
  209. mov r4, r6 /* reloc addr */
  210. add r0, r0, r4
  211. add r1, r1, r4
  212. mov r2, #0x00000000 /* clear */
  213. clbss_l:cmp r0, r1 /* clear loop... */
  214. bhs clbss_e /* if reached end of bss, exit */
  215. str r2, [r0]
  216. add r0, r0, #4
  217. b clbss_l
  218. clbss_e:
  219. bl coloured_LED_init
  220. bl red_led_on
  221. #endif
  222. /*
  223. * We are done. Do not return, instead branch to second part of board
  224. * initialization, now running from RAM.
  225. */
  226. ldr r0, _board_init_r_ofs
  227. adr r1, _start
  228. add lr, r0, r1
  229. add lr, lr, r9
  230. /* setup parameters for board_init_r */
  231. mov r0, r5 /* gd_t */
  232. mov r1, r6 /* dest_addr */
  233. /* jump to it ... */
  234. mov pc, lr
  235. _board_init_r_ofs:
  236. .word board_init_r - _start
  237. _rel_dyn_start_ofs:
  238. .word __rel_dyn_start - _start
  239. _rel_dyn_end_ofs:
  240. .word __rel_dyn_end - _start
  241. _dynsym_start_ofs:
  242. .word __dynsym_start - _start
  243. /*
  244. *************************************************************************
  245. *
  246. * CPU_init_critical registers
  247. *
  248. * setup important registers
  249. * setup memory timing
  250. *
  251. *************************************************************************
  252. */
  253. cpu_init_crit:
  254. #ifdef CONFIG_ARM7_REVD
  255. /* set clock speed */
  256. /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
  257. /* !!! not doing DRAM refresh properly! */
  258. ldr r0, SYSCON3
  259. ldr r1, [r0]
  260. bic r1, r1, #CLKCTL
  261. orr r1, r1, #CLKCTL_36
  262. str r1, [r0]
  263. #endif
  264. #if !defined(CONFIG_TEGRA)
  265. mov ip, lr
  266. /*
  267. * before relocating, we have to setup RAM timing
  268. * because memory timing is board-dependent, you will
  269. * find a lowlevel_init.S in your board directory.
  270. */
  271. bl lowlevel_init
  272. mov lr, ip
  273. #endif
  274. mov pc, lr
  275. #ifndef CONFIG_SPL_BUILD
  276. /*
  277. *************************************************************************
  278. *
  279. * Interrupt handling
  280. *
  281. *************************************************************************
  282. */
  283. @
  284. @ IRQ stack frame.
  285. @
  286. #define S_FRAME_SIZE 72
  287. #define S_OLD_R0 68
  288. #define S_PSR 64
  289. #define S_PC 60
  290. #define S_LR 56
  291. #define S_SP 52
  292. #define S_IP 48
  293. #define S_FP 44
  294. #define S_R10 40
  295. #define S_R9 36
  296. #define S_R8 32
  297. #define S_R7 28
  298. #define S_R6 24
  299. #define S_R5 20
  300. #define S_R4 16
  301. #define S_R3 12
  302. #define S_R2 8
  303. #define S_R1 4
  304. #define S_R0 0
  305. #define MODE_SVC 0x13
  306. #define I_BIT 0x80
  307. /*
  308. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  309. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  310. */
  311. .macro bad_save_user_regs
  312. sub sp, sp, #S_FRAME_SIZE
  313. stmia sp, {r0 - r12} @ Calling r0-r12
  314. add r8, sp, #S_PC
  315. ldr r2, IRQ_STACK_START_IN
  316. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  317. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  318. add r5, sp, #S_SP
  319. mov r1, lr
  320. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  321. mov r0, sp
  322. .endm
  323. .macro irq_save_user_regs
  324. sub sp, sp, #S_FRAME_SIZE
  325. stmia sp, {r0 - r12} @ Calling r0-r12
  326. add r8, sp, #S_PC
  327. stmdb r8, {sp, lr}^ @ Calling SP, LR
  328. str lr, [r8, #0] @ Save calling PC
  329. mrs r6, spsr
  330. str r6, [r8, #4] @ Save CPSR
  331. str r0, [r8, #8] @ Save OLD_R0
  332. mov r0, sp
  333. .endm
  334. .macro irq_restore_user_regs
  335. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  336. mov r0, r0
  337. ldr lr, [sp, #S_PC] @ Get PC
  338. add sp, sp, #S_FRAME_SIZE
  339. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  340. .endm
  341. .macro get_bad_stack
  342. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  343. str lr, [r13] @ save caller lr / spsr
  344. mrs lr, spsr
  345. str lr, [r13, #4]
  346. mov r13, #MODE_SVC @ prepare SVC-Mode
  347. msr spsr_c, r13
  348. mov lr, pc
  349. movs pc, lr
  350. .endm
  351. .macro get_irq_stack @ setup IRQ stack
  352. ldr sp, IRQ_STACK_START
  353. .endm
  354. .macro get_fiq_stack @ setup FIQ stack
  355. ldr sp, FIQ_STACK_START
  356. .endm
  357. /*
  358. * exception handlers
  359. */
  360. .align 5
  361. undefined_instruction:
  362. get_bad_stack
  363. bad_save_user_regs
  364. bl do_undefined_instruction
  365. .align 5
  366. software_interrupt:
  367. get_bad_stack
  368. bad_save_user_regs
  369. bl do_software_interrupt
  370. .align 5
  371. prefetch_abort:
  372. get_bad_stack
  373. bad_save_user_regs
  374. bl do_prefetch_abort
  375. .align 5
  376. data_abort:
  377. get_bad_stack
  378. bad_save_user_regs
  379. bl do_data_abort
  380. .align 5
  381. not_used:
  382. get_bad_stack
  383. bad_save_user_regs
  384. bl do_not_used
  385. #ifdef CONFIG_USE_IRQ
  386. .align 5
  387. irq:
  388. get_irq_stack
  389. irq_save_user_regs
  390. bl do_irq
  391. irq_restore_user_regs
  392. .align 5
  393. fiq:
  394. get_fiq_stack
  395. /* someone ought to write a more effiction fiq_save_user_regs */
  396. irq_save_user_regs
  397. bl do_fiq
  398. irq_restore_user_regs
  399. #else
  400. .align 5
  401. irq:
  402. get_bad_stack
  403. bad_save_user_regs
  404. bl do_irq
  405. .align 5
  406. fiq:
  407. get_bad_stack
  408. bad_save_user_regs
  409. bl do_fiq
  410. #endif
  411. #endif /* CONFIG_SPL_BUILD */