o2dnt.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200
  31. #define CONFIG_O2DNT 1 /* ... on O2DNT board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. /*
  36. * Serial console configuration
  37. */
  38. #define CONFIG_PSC_CONSOLE 5 /* console is on PSC5 */
  39. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  40. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  41. /*
  42. * PCI Mapping:
  43. * 0x40000000 - 0x4fffffff - PCI Memory
  44. * 0x50000000 - 0x50ffffff - PCI IO Space
  45. */
  46. #define CONFIG_PCI 1
  47. #define CONFIG_PCI_PNP 1
  48. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  49. #define CONFIG_PCI_MEM_BUS 0x40000000
  50. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  51. #define CONFIG_PCI_MEM_SIZE 0x10000000
  52. #define CONFIG_PCI_IO_BUS 0x50000000
  53. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  54. #define CONFIG_PCI_IO_SIZE 0x01000000
  55. #define CFG_XLB_PIPELINING 1
  56. #define CONFIG_NET_MULTI 1
  57. #define CONFIG_EEPRO100
  58. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  59. #define CONFIG_NS8382X 1
  60. #define ADD_PCI_CMD CFG_CMD_PCI
  61. /* Partitions */
  62. #define CONFIG_MAC_PARTITION
  63. #define CONFIG_DOS_PARTITION
  64. #define CONFIG_ISO_PARTITION
  65. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  66. /*
  67. * Command line configuration.
  68. */
  69. #include <config_cmd_default.h>
  70. #define CONFIG_CMD_EEPROM
  71. #define CONFIG_CMD_FAT
  72. #define CONFIG_CMD_I2C
  73. #define CONFIG_CMD_NFS
  74. #define CONFIG_CMD_MII
  75. #define CONFIG_CMD_PING
  76. #define CONFIG_PCI_CMD
  77. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  78. # define CFG_LOWBOOT 1
  79. #else
  80. # error "TEXT_BASE must be 0xFF000000"
  81. #endif
  82. /*
  83. * Autobooting
  84. */
  85. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  86. #define CONFIG_PREBOOT "echo;" \
  87. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  88. "echo"
  89. #undef CONFIG_BOOTARGS
  90. #define CONFIG_EXTRA_ENV_SETTINGS \
  91. "netdev=eth0\0" \
  92. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  93. "nfsroot=${serverip}:${rootpath}\0" \
  94. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  95. "addip=setenv bootargs ${bootargs} " \
  96. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  97. ":${hostname}:${netdev}:off panic=1\0" \
  98. "flash_nfs=run nfsargs addip;" \
  99. "bootm ${kernel_addr}\0" \
  100. "flash_self=run ramargs addip;" \
  101. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  102. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  103. "rootpath=/opt/eldk/ppc_82xx\0" \
  104. "bootfile=/tftpboot/MPC5200/uImage\0" \
  105. ""
  106. #define CONFIG_BOOTCOMMAND "run flash_self"
  107. #if defined(CONFIG_MPC5200)
  108. /*
  109. * IPB Bus clocking configuration.
  110. */
  111. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  112. #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
  113. /*
  114. * PCI Bus clocking configuration
  115. *
  116. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  117. * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  118. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  119. */
  120. #define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  121. #endif
  122. #endif
  123. /*
  124. * I2C configuration
  125. */
  126. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  127. #define CFG_I2C_MODULE 1 /* Select I2C module #1 or #2 */
  128. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  129. #define CFG_I2C_SLAVE 0x7F
  130. /*
  131. * EEPROM configuration:
  132. *
  133. * O2DNT board is equiped with Ramtron FRAM device FM24CL16
  134. * 16 Kib Ferroelectric Nonvolatile serial RAM memory
  135. * organized as 2048 x 8 bits and addressable as eight I2C devices
  136. * 0x50 ... 0x57 each 256 bytes in size
  137. *
  138. */
  139. #define CFG_I2C_FRAM
  140. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  141. #define CFG_I2C_EEPROM_ADDR_LEN 1
  142. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  143. /*
  144. * There is no write delay with FRAM, write operations are performed at bus
  145. * speed. Thus, no status polling or write delay is needed.
  146. */
  147. /*#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70*/
  148. /*
  149. * Flash configuration
  150. */
  151. #define CFG_FLASH_BASE 0xFF000000
  152. #define CFG_FLASH_SIZE 0x01000000
  153. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
  154. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  155. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  156. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  157. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  158. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  159. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  160. /*
  161. * Environment settings
  162. */
  163. #define CFG_ENV_IS_IN_FLASH 1
  164. #define CFG_ENV_SIZE 0x20000
  165. #define CFG_ENV_SECT_SIZE 0x20000
  166. #define CONFIG_ENV_OVERWRITE 1
  167. /*
  168. * Memory map
  169. */
  170. #define CFG_MBAR 0xF0000000
  171. #define CFG_SDRAM_BASE 0x00000000
  172. #define CFG_DEFAULT_MBAR 0x80000000
  173. /* Use SRAM until RAM will be available */
  174. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  175. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  176. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  177. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  178. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  179. #define CFG_MONITOR_BASE TEXT_BASE
  180. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  181. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  182. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  183. /*
  184. * Ethernet configuration
  185. */
  186. #define CONFIG_MPC5xxx_FEC 1
  187. /*
  188. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  189. */
  190. /* #define CONFIG_FEC_10MBIT 1 */
  191. #define CONFIG_PHY_ADDR 0x00
  192. /*
  193. * GPIO configuration
  194. */
  195. /*#define CFG_GPS_PORT_CONFIG 0x10002004 */
  196. #define CFG_GPS_PORT_CONFIG 0x00002006 /* no CAN */
  197. /*
  198. * Miscellaneous configurable options
  199. */
  200. #define CFG_LONGHELP /* undef to save memory */
  201. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  202. #if defined(CONFIG_CMD_KGDB)
  203. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  204. #else
  205. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  206. #endif
  207. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  208. #define CFG_MAXARGS 16 /* max number of command args */
  209. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  210. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  211. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  212. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  213. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  214. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  215. #if defined(CONFIG_CMD_KGDB)
  216. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  217. #endif
  218. /*
  219. * Various low-level settings
  220. */
  221. #if defined(CONFIG_MPC5200)
  222. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  223. #define CFG_HID0_FINAL HID0_ICE
  224. #else
  225. #define CFG_HID0_INIT 0
  226. #define CFG_HID0_FINAL 0
  227. #endif
  228. #define CFG_BOOTCS_START CFG_FLASH_BASE
  229. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  230. #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
  231. /*
  232. * For 66 MHz PCI clock additional Wait State is needed for CS0 (flash).
  233. */
  234. #define CFG_BOOTCS_CFG 0x00057801 /* for pci_clk = 66 MHz */
  235. #else
  236. #define CFG_BOOTCS_CFG 0x00047801 /* for pci_clk = 33 MHz */
  237. #endif
  238. #define CFG_CS0_START CFG_FLASH_BASE
  239. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  240. #define CFG_CS_BURST 0x00000000
  241. #define CFG_CS_DEADCYCLE 0x33333333
  242. #define CFG_RESET_ADDRESS 0xff000000
  243. #endif /* __CONFIG_H */