VCMA9.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * (C) Copyright 2002, 2003
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. * Gary Jennejohn <gj@denx.de>
  6. * David Mueller <d.mueller@elsoft.ch>
  7. *
  8. * Configuation settings for the MPL VCMA9 board.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_ARM920T 1 /* This is an ARM920T Core */
  35. #define CONFIG_S3C2410 1 /* in a SAMSUNG S3C2410 SoC */
  36. #define CONFIG_VCMA9 1 /* on a MPL VCMA9 Board */
  37. #define LITTLEENDIAN 1 /* used by usb_ohci.c */
  38. /* input clock of PLL */
  39. #define CONFIG_SYS_CLK_FREQ 12000000/* VCMA9 has 12MHz input clock */
  40. #define USE_920T_MMU 1
  41. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  42. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  43. #define CONFIG_SETUP_MEMORY_TAGS 1
  44. #define CONFIG_INITRD_TAG 1
  45. /*
  46. * Command line configuration.
  47. */
  48. #include <config_cmd_default.h>
  49. #define CONFIG_CMD_CACHE
  50. #define CONFIG_CMD_EEPROM
  51. #define CONFIG_CMD_I2C
  52. #define CONFIG_CMD_USB
  53. #define CONFIG_CMD_REGINFO
  54. #define CONFIG_CMD_FAT
  55. #define CONFIG_CMD_DATE
  56. #define CONFIG_CMD_ELF
  57. #define CONFIG_CMD_DHCP
  58. #define CONFIG_CMD_PING
  59. #define CONFIG_CMD_BSP
  60. #define CFG_HUSH_PARSER
  61. #define CFG_PROMPT_HUSH_PS2 "> "
  62. /***********************************************************
  63. * I2C stuff:
  64. * the MPL VCMA9 is equipped with an ATMEL 24C256 EEPROM at
  65. * address 0x50 with 16bit addressing
  66. ***********************************************************/
  67. #define CONFIG_HARD_I2C /* I2C with hardware support */
  68. #define CFG_I2C_SPEED 100000 /* I2C speed */
  69. #define CFG_I2C_SLAVE 0x7F /* I2C slave addr */
  70. #define CFG_I2C_EEPROM_ADDR 0x50
  71. #define CFG_I2C_EEPROM_ADDR_LEN 2
  72. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  73. #define CFG_ENV_OFFSET 0x000 /* environment starts at offset 0 */
  74. #define CFG_ENV_SIZE 0x800 /* 2KB should be more than enough */
  75. #undef CFG_I2C_EEPROM_ADDR_OVERFLOW
  76. #define CFG_EEPROM_PAGE_WRITE_BITS 6 /* 64 bytes page write mode on 24C256 */
  77. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  78. /*
  79. * Size of malloc() pool
  80. */
  81. /*#define CONFIG_MALLOC_SIZE (CFG_ENV_SIZE + 128*1024)*/
  82. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  83. #define CFG_MONITOR_LEN (256 * 1024)
  84. #define CFG_MALLOC_LEN (1024 * 1024) /* BUNZIP2 needs a lot of RAM */
  85. /*
  86. * Hardware drivers
  87. */
  88. #define CONFIG_DRIVER_CS8900 1 /* we have a CS8900 on-board */
  89. #define CS8900_BASE 0x20000300
  90. #define CS8900_BUS16 1 /* the Linux driver does accesses as shorts */
  91. #define CONFIG_DRIVER_S3C24X0_I2C 1 /* we use the buildin I2C controller */
  92. /*
  93. * select serial console configuration
  94. */
  95. #define CONFIG_SERIAL1 1 /* we use SERIAL 1 on VCMA9 */
  96. /************************************************************
  97. * USB support
  98. ************************************************************/
  99. #define CONFIG_USB_OHCI 1
  100. #define CONFIG_USB_KEYBOARD 1
  101. #define CONFIG_USB_STORAGE 1
  102. #define CONFIG_DOS_PARTITION 1
  103. /* Enable needed helper functions */
  104. #define CFG_DEVICE_DEREGISTER /* needs device_deregister */
  105. /************************************************************
  106. * RTC
  107. ************************************************************/
  108. #define CONFIG_RTC_S3C24X0 1
  109. /* allow to overwrite serial and ethaddr */
  110. #define CONFIG_ENV_OVERWRITE
  111. #define CONFIG_BAUDRATE 9600
  112. #define CONFIG_BOOTDELAY 5
  113. /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
  114. /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
  115. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
  116. #define CONFIG_NETMASK 255.255.255.0
  117. #define CONFIG_IPADDR 10.0.0.110
  118. #define CONFIG_SERVERIP 10.0.0.1
  119. #if defined(CONFIG_CMD_KGDB)
  120. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
  121. /* what's this ? it's not used anywhere */
  122. #define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */
  123. #endif
  124. /*
  125. * Miscellaneous configurable options
  126. */
  127. #define CFG_LONGHELP /* undef to save memory */
  128. #define CFG_PROMPT "VCMA9 # " /* Monitor Command Prompt */
  129. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  130. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  131. #define CFG_MAXARGS 16 /* max number of command args */
  132. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  133. #define CFG_MEMTEST_START 0x30000000 /* memtest works on */
  134. #define CFG_MEMTEST_END 0x30F80000 /* 15.5 MB in DRAM */
  135. #define CFG_ALT_MEMTEST
  136. #define CFG_LOAD_ADDR 0x30800000 /* default load address */
  137. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  138. /* we configure PWM Timer 4 to 1us ~ 1MHz */
  139. /*#define CFG_HZ 1000000 */
  140. #define CFG_HZ 1562500
  141. /* valid baudrates */
  142. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  143. /* support BZIP2 compression */
  144. #define CONFIG_BZIP2 1
  145. /************************************************************
  146. * Ident
  147. ************************************************************/
  148. /*#define VERSION_TAG "released"*/
  149. #define VERSION_TAG "unstable"
  150. #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, MEV-10080-001 " VERSION_TAG
  151. /*-----------------------------------------------------------------------
  152. * Stack sizes
  153. *
  154. * The stack sizes are set up in start.S using the settings below
  155. */
  156. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  157. #ifdef CONFIG_USE_IRQ
  158. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  159. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  160. #endif
  161. /*-----------------------------------------------------------------------
  162. * Physical Memory Map
  163. */
  164. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  165. #define PHYS_SDRAM_1 0x30000000 /* SDRAM Bank #1 */
  166. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  167. #define CFG_FLASH_BASE PHYS_FLASH_1
  168. /*-----------------------------------------------------------------------
  169. * FLASH and environment organization
  170. */
  171. #define CONFIG_AMD_LV400 1 /* uncomment this if you have a LV400 flash */
  172. #if 0
  173. #define CONFIG_AMD_LV800 1 /* uncomment this if you have a LV800 flash */
  174. #endif
  175. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  176. #ifdef CONFIG_AMD_LV800
  177. #define PHYS_FLASH_SIZE 0x00100000 /* 1MB */
  178. #define CFG_MAX_FLASH_SECT (19) /* max number of sectors on one chip */
  179. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x0F0000) /* addr of environment */
  180. #endif
  181. #ifdef CONFIG_AMD_LV400
  182. #define PHYS_FLASH_SIZE 0x00080000 /* 512KB */
  183. #define CFG_MAX_FLASH_SECT (11) /* max number of sectors on one chip */
  184. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x070000) /* addr of environment */
  185. #endif
  186. /* timeout values are in ticks */
  187. #define CFG_FLASH_ERASE_TOUT (5*CFG_HZ) /* Timeout for Flash Erase */
  188. #define CFG_FLASH_WRITE_TOUT (5*CFG_HZ) /* Timeout for Flash Write */
  189. #if 0
  190. #define CFG_ENV_IS_IN_FLASH 1
  191. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  192. #endif
  193. #define CFG_JFFS2_FIRST_BANK 0
  194. #define CFG_JFFS2_NUM_BANKS 1
  195. #define MULTI_PURPOSE_SOCKET_ADDR 0x08000000
  196. /*-----------------------------------------------------------------------
  197. * NAND flash settings
  198. */
  199. #if defined(CONFIG_CMD_NAND)
  200. #define CFG_NAND_LEGACY
  201. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  202. #define SECTORSIZE 512
  203. #define ADDR_COLUMN 1
  204. #define ADDR_PAGE 2
  205. #define ADDR_COLUMN_PAGE 3
  206. #define NAND_ChipID_UNKNOWN 0x00
  207. #define NAND_MAX_FLOORS 1
  208. #define NAND_MAX_CHIPS 1
  209. #define NAND_WAIT_READY(nand) NF_WaitRB()
  210. #define NAND_DISABLE_CE(nand) NF_SetCE(NFCE_HIGH)
  211. #define NAND_ENABLE_CE(nand) NF_SetCE(NFCE_LOW)
  212. #define WRITE_NAND_COMMAND(d, adr) NF_Cmd(d)
  213. #define WRITE_NAND_COMMANDW(d, adr) NF_CmdW(d)
  214. #define WRITE_NAND_ADDRESS(d, adr) NF_Addr(d)
  215. #define WRITE_NAND(d, adr) NF_Write(d)
  216. #define READ_NAND(adr) NF_Read()
  217. /* the following functions are NOP's because S3C24X0 handles this in hardware */
  218. #define NAND_CTL_CLRALE(nandptr)
  219. #define NAND_CTL_SETALE(nandptr)
  220. #define NAND_CTL_CLRCLE(nandptr)
  221. #define NAND_CTL_SETCLE(nandptr)
  222. #define CONFIG_MTD_NAND_VERIFY_WRITE 1
  223. #define CONFIG_MTD_NAND_ECC_JFFS2 1
  224. #endif
  225. #endif /* __CONFIG_H */