ppc440.h 168 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217
  1. /*----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1999
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +----------------------------------------------------------------------------*/
  21. /*
  22. * (C) Copyright 2006
  23. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  24. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  25. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  26. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  27. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  28. *
  29. * This program is free software; you can redistribute it and/or
  30. * modify it under the terms of the GNU General Public License as
  31. * published by the Free Software Foundation; either version 2 of
  32. * the License, or (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  42. * MA 02111-1307 USA
  43. */
  44. #ifndef __PPC440_H__
  45. #define __PPC440_H__
  46. #define CFG_DCACHE_SIZE (32 << 10) /* For AMCC 440 CPUs */
  47. /*--------------------------------------------------------------------- */
  48. /* Special Purpose Registers */
  49. /*--------------------------------------------------------------------- */
  50. #define xer_reg 0x001
  51. #define lr_reg 0x008
  52. #define dec 0x016 /* decrementer */
  53. #define srr0 0x01a /* save/restore register 0 */
  54. #define srr1 0x01b /* save/restore register 1 */
  55. #define pid 0x030 /* process id */
  56. #define decar 0x036 /* decrementer auto-reload */
  57. #define csrr0 0x03a /* critical save/restore register 0 */
  58. #define csrr1 0x03b /* critical save/restore register 1 */
  59. #define dear 0x03d /* data exception address register */
  60. #define esr 0x03e /* exception syndrome register */
  61. #define ivpr 0x03f /* interrupt prefix register */
  62. #define usprg0 0x100 /* user special purpose register general 0 */
  63. #define usprg1 0x110 /* user special purpose register general 1 */
  64. #define tblr 0x10c /* time base lower, read only */
  65. #define tbur 0x10d /* time base upper, read only */
  66. #define sprg1 0x111 /* special purpose register general 1 */
  67. #define sprg2 0x112 /* special purpose register general 2 */
  68. #define sprg3 0x113 /* special purpose register general 3 */
  69. #define sprg4 0x114 /* special purpose register general 4 */
  70. #define sprg5 0x115 /* special purpose register general 5 */
  71. #define sprg6 0x116 /* special purpose register general 6 */
  72. #define sprg7 0x117 /* special purpose register general 7 */
  73. #define tbl 0x11c /* time base lower (supervisor)*/
  74. #define tbu 0x11d /* time base upper (supervisor)*/
  75. #define pir 0x11e /* processor id register */
  76. /*#define pvr 0x11f processor version register */
  77. #define dbsr 0x130 /* debug status register */
  78. #define dbcr0 0x134 /* debug control register 0 */
  79. #define dbcr1 0x135 /* debug control register 1 */
  80. #define dbcr2 0x136 /* debug control register 2 */
  81. #define iac1 0x138 /* instruction address compare 1 */
  82. #define iac2 0x139 /* instruction address compare 2 */
  83. #define iac3 0x13a /* instruction address compare 3 */
  84. #define iac4 0x13b /* instruction address compare 4 */
  85. #define dac1 0x13c /* data address compare 1 */
  86. #define dac2 0x13d /* data address compare 2 */
  87. #define dvc1 0x13e /* data value compare 1 */
  88. #define dvc2 0x13f /* data value compare 2 */
  89. #define tsr 0x150 /* timer status register */
  90. #define tcr 0x154 /* timer control register */
  91. #define ivor0 0x190 /* interrupt vector offset register 0 */
  92. #define ivor1 0x191 /* interrupt vector offset register 1 */
  93. #define ivor2 0x192 /* interrupt vector offset register 2 */
  94. #define ivor3 0x193 /* interrupt vector offset register 3 */
  95. #define ivor4 0x194 /* interrupt vector offset register 4 */
  96. #define ivor5 0x195 /* interrupt vector offset register 5 */
  97. #define ivor6 0x196 /* interrupt vector offset register 6 */
  98. #define ivor7 0x197 /* interrupt vector offset register 7 */
  99. #define ivor8 0x198 /* interrupt vector offset register 8 */
  100. #define ivor9 0x199 /* interrupt vector offset register 9 */
  101. #define ivor10 0x19a /* interrupt vector offset register 10 */
  102. #define ivor11 0x19b /* interrupt vector offset register 11 */
  103. #define ivor12 0x19c /* interrupt vector offset register 12 */
  104. #define ivor13 0x19d /* interrupt vector offset register 13 */
  105. #define ivor14 0x19e /* interrupt vector offset register 14 */
  106. #define ivor15 0x19f /* interrupt vector offset register 15 */
  107. #if defined(CONFIG_440)
  108. #define mcsrr0 0x23a /* machine check save/restore register 0 */
  109. #define mcsrr1 0x23b /* mahcine check save/restore register 1 */
  110. #define mcsr 0x23c /* machine check status register */
  111. #endif
  112. #define inv0 0x370 /* instruction cache normal victim 0 */
  113. #define inv1 0x371 /* instruction cache normal victim 1 */
  114. #define inv2 0x372 /* instruction cache normal victim 2 */
  115. #define inv3 0x373 /* instruction cache normal victim 3 */
  116. #define itv0 0x374 /* instruction cache transient victim 0 */
  117. #define itv1 0x375 /* instruction cache transient victim 1 */
  118. #define itv2 0x376 /* instruction cache transient victim 2 */
  119. #define itv3 0x377 /* instruction cache transient victim 3 */
  120. #define dnv0 0x390 /* data cache normal victim 0 */
  121. #define dnv1 0x391 /* data cache normal victim 1 */
  122. #define dnv2 0x392 /* data cache normal victim 2 */
  123. #define dnv3 0x393 /* data cache normal victim 3 */
  124. #define dtv0 0x394 /* data cache transient victim 0 */
  125. #define dtv1 0x395 /* data cache transient victim 1 */
  126. #define dtv2 0x396 /* data cache transient victim 2 */
  127. #define dtv3 0x397 /* data cache transient victim 3 */
  128. #define dvlim 0x398 /* data cache victim limit */
  129. #define ivlim 0x399 /* instruction cache victim limit */
  130. #define rstcfg 0x39b /* reset configuration */
  131. #define dcdbtrl 0x39c /* data cache debug tag register low */
  132. #define dcdbtrh 0x39d /* data cache debug tag register high */
  133. #define icdbtrl 0x39e /* instruction cache debug tag register low */
  134. #define icdbtrh 0x39f /* instruction cache debug tag register high */
  135. #define mmucr 0x3b2 /* mmu control register */
  136. #define ccr0 0x3b3 /* core configuration register 0 */
  137. #define ccr1 0x378 /* core configuration for 440x5 only */
  138. #define icdbdr 0x3d3 /* instruction cache debug data register */
  139. #define dbdr 0x3f3 /* debug data register */
  140. /******************************************************************************
  141. * DCRs & Related
  142. ******************************************************************************/
  143. /*-----------------------------------------------------------------------------
  144. | Clocking Controller
  145. +----------------------------------------------------------------------------*/
  146. /* values for clkcfga register - indirect addressing of these regs */
  147. #define clk_clkukpd 0x0020
  148. #define clk_pllc 0x0040
  149. #define clk_plld 0x0060
  150. #define clk_primad 0x0080
  151. #define clk_primbd 0x00a0
  152. #define clk_opbd 0x00c0
  153. #define clk_perd 0x00e0
  154. #define clk_mald 0x0100
  155. #define clk_spcid 0x0120
  156. #define clk_icfg 0x0140
  157. /* 440gx sdr register definations */
  158. #define sdr_sdstp0 0x0020 /* */
  159. #define sdr_sdstp1 0x0021 /* */
  160. #define SDR_PINSTP 0x0040
  161. #define sdr_sdcs 0x0060
  162. #define sdr_ecid0 0x0080
  163. #define sdr_ecid1 0x0081
  164. #define sdr_ecid2 0x0082
  165. #define sdr_jtag 0x00c0
  166. #if !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX)
  167. #define sdr_ddrdl 0x00e0
  168. #else
  169. #define sdr_cfg 0x00e0
  170. #define SDR_CFG_LT2_MASK 0x01000000 /* Leakage test 2*/
  171. #define SDR_CFG_64_32BITS_MASK 0x01000000 /* Switch DDR 64 bits or 32 bits */
  172. #define SDR_CFG_32BITS 0x00000000 /* 32 bits */
  173. #define SDR_CFG_64BITS 0x01000000 /* 64 bits */
  174. #define SDR_CFG_MC_V2518_MASK 0x02000000 /* Low VDD2518 (2.5 or 1.8V) */
  175. #define SDR_CFG_MC_V25 0x00000000 /* 2.5 V */
  176. #define SDR_CFG_MC_V18 0x02000000 /* 1.8 V */
  177. #endif /* !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) */
  178. #define sdr_ebc 0x0100
  179. #define sdr_uart0 0x0120 /* UART0 Config */
  180. #define sdr_uart1 0x0121 /* UART1 Config */
  181. #define sdr_uart2 0x0122 /* UART2 Config */
  182. #define sdr_uart3 0x0123 /* UART3 Config */
  183. #define sdr_cp440 0x0180
  184. #define sdr_xcr 0x01c0
  185. #define sdr_xpllc 0x01c1
  186. #define sdr_xplld 0x01c2
  187. #define sdr_srst 0x0200
  188. #define sdr_slpipe 0x0220
  189. #define sdr_amp0 0x0240 /* Override PLB4 prioritiy for up to 8 masters */
  190. #define sdr_amp1 0x0241 /* Override PLB3 prioritiy for up to 8 masters */
  191. #define sdr_mirq0 0x0260
  192. #define sdr_mirq1 0x0261
  193. #define sdr_maltbl 0x0280
  194. #define sdr_malrbl 0x02a0
  195. #define sdr_maltbs 0x02c0
  196. #define sdr_malrbs 0x02e0
  197. #define sdr_pci0 0x0300
  198. #define sdr_usb0 0x0320
  199. #define sdr_cust0 0x4000
  200. #define sdr_cust1 0x4002
  201. #define sdr_pfc0 0x4100 /* Pin Function 0 */
  202. #define sdr_pfc1 0x4101 /* Pin Function 1 */
  203. #define sdr_plbtr 0x4200
  204. #define sdr_mfr 0x4300 /* SDR0_MFR reg */
  205. #ifdef CONFIG_440GX
  206. #define sdr_amp 0x0240
  207. #define sdr_xpllc 0x01c1
  208. #define sdr_xplld 0x01c2
  209. #define sdr_xcr 0x01c0
  210. #define sdr_sdstp2 0x4001
  211. #define sdr_sdstp3 0x4003
  212. #endif /* CONFIG_440GX */
  213. /*----------------------------------------------------------------------------+
  214. | Core Configuration/MMU configuration for 440 (CCR1 for 440x5 only).
  215. +----------------------------------------------------------------------------*/
  216. #define CCR0_PRE 0x40000000
  217. #define CCR0_CRPE 0x08000000
  218. #define CCR0_DSTG 0x00200000
  219. #define CCR0_DAPUIB 0x00100000
  220. #define CCR0_DTB 0x00008000
  221. #define CCR0_GICBT 0x00004000
  222. #define CCR0_GDCBT 0x00002000
  223. #define CCR0_FLSTA 0x00000100
  224. #define CCR0_ICSLC_MASK 0x0000000C
  225. #define CCR0_ICSLT_MASK 0x00000003
  226. #define CCR1_TCS_MASK 0x00000080
  227. #define CCR1_TCS_INTCLK 0x00000000
  228. #define CCR1_TCS_EXTCLK 0x00000080
  229. #define MMUCR_SWOA 0x01000000
  230. #define MMUCR_U1TE 0x00400000
  231. #define MMUCR_U2SWOAE 0x00200000
  232. #define MMUCR_DULXE 0x00800000
  233. #define MMUCR_IULXE 0x00400000
  234. #define MMUCR_STS 0x00100000
  235. #define MMUCR_STID_MASK 0x000000FF
  236. #ifdef CONFIG_440SPE
  237. #undef sdr_sdstp2
  238. #define sdr_sdstp2 0x0022
  239. #undef sdr_sdstp3
  240. #define sdr_sdstp3 0x0023
  241. #define sdr_ddr0 0x00E1
  242. #define sdr_uart2 0x0122
  243. #define sdr_xcr0 0x01c0
  244. /* #define sdr_xcr1 0x01c3 only one PCIX - SG */
  245. /* #define sdr_xcr2 0x01c6 only one PCIX - SG */
  246. #define sdr_xpllc0 0x01c1
  247. #define sdr_xplld0 0x01c2
  248. #define sdr_xpllc1 0x01c4 /*notRCW - SG */
  249. #define sdr_xplld1 0x01c5 /*notRCW - SG */
  250. #define sdr_xpllc2 0x01c7 /*notRCW - SG */
  251. #define sdr_xplld2 0x01c8 /*notRCW - SG */
  252. #define sdr_amp0 0x0240
  253. #define sdr_amp1 0x0241
  254. #define sdr_cust2 0x4004
  255. #define sdr_cust3 0x4006
  256. #define sdr_sdstp4 0x4001
  257. #define sdr_sdstp5 0x4003
  258. #define sdr_sdstp6 0x4005
  259. #define sdr_sdstp7 0x4007
  260. /******************************************************************************
  261. * PCI express defines
  262. ******************************************************************************/
  263. #define SDR0_PE0UTLSET1 0x00000300 /* PE0 Upper transaction layer conf setting */
  264. #define SDR0_PE0UTLSET2 0x00000301 /* PE0 Upper transaction layer conf setting 2 */
  265. #define SDR0_PE0DLPSET 0x00000302 /* PE0 Data link & logical physical configuration */
  266. #define SDR0_PE0LOOP 0x00000303 /* PE0 Loopback interface status */
  267. #define SDR0_PE0RCSSET 0x00000304 /* PE0 Reset, clock & shutdown setting */
  268. #define SDR0_PE0RCSSTS 0x00000305 /* PE0 Reset, clock & shutdown status */
  269. #define SDR0_PE0HSSSET1L0 0x00000306 /* PE0 HSS Control Setting 1: Lane 0 */
  270. #define SDR0_PE0HSSSET2L0 0x00000307 /* PE0 HSS Control Setting 2: Lane 0 */
  271. #define SDR0_PE0HSSSTSL0 0x00000308 /* PE0 HSS Control Status : Lane 0 */
  272. #define SDR0_PE0HSSSET1L1 0x00000309 /* PE0 HSS Control Setting 1: Lane 1 */
  273. #define SDR0_PE0HSSSET2L1 0x0000030A /* PE0 HSS Control Setting 2: Lane 1 */
  274. #define SDR0_PE0HSSSTSL1 0x0000030B /* PE0 HSS Control Status : Lane 1 */
  275. #define SDR0_PE0HSSSET1L2 0x0000030C /* PE0 HSS Control Setting 1: Lane 2 */
  276. #define SDR0_PE0HSSSET2L2 0x0000030D /* PE0 HSS Control Setting 2: Lane 2 */
  277. #define SDR0_PE0HSSSTSL2 0x0000030E /* PE0 HSS Control Status : Lane 2 */
  278. #define SDR0_PE0HSSSET1L3 0x0000030F /* PE0 HSS Control Setting 1: Lane 3 */
  279. #define SDR0_PE0HSSSET2L3 0x00000310 /* PE0 HSS Control Setting 2: Lane 3 */
  280. #define SDR0_PE0HSSSTSL3 0x00000311 /* PE0 HSS Control Status : Lane 3 */
  281. #define SDR0_PE0HSSSET1L4 0x00000312 /* PE0 HSS Control Setting 1: Lane 4 */
  282. #define SDR0_PE0HSSSET2L4 0x00000313 /* PE0 HSS Control Setting 2: Lane 4 */
  283. #define SDR0_PE0HSSSTSL4 0x00000314 /* PE0 HSS Control Status : Lane 4 */
  284. #define SDR0_PE0HSSSET1L5 0x00000315 /* PE0 HSS Control Setting 1: Lane 5 */
  285. #define SDR0_PE0HSSSET2L5 0x00000316 /* PE0 HSS Control Setting 2: Lane 5 */
  286. #define SDR0_PE0HSSSTSL5 0x00000317 /* PE0 HSS Control Status : Lane 5 */
  287. #define SDR0_PE0HSSSET1L6 0x00000318 /* PE0 HSS Control Setting 1: Lane 6 */
  288. #define SDR0_PE0HSSSET2L6 0x00000319 /* PE0 HSS Control Setting 2: Lane 6 */
  289. #define SDR0_PE0HSSSTSL6 0x0000031A /* PE0 HSS Control Status : Lane 6 */
  290. #define SDR0_PE0HSSSET1L7 0x0000031B /* PE0 HSS Control Setting 1: Lane 7 */
  291. #define SDR0_PE0HSSSET2L7 0x0000031C /* PE0 HSS Control Setting 2: Lane 7 */
  292. #define SDR0_PE0HSSSTSL7 0x0000031D /* PE0 HSS Control Status : Lane 7 */
  293. #define SDR0_PE0HSSSEREN 0x0000031E /* PE0 Serdes Transmitter Enable */
  294. #define SDR0_PE0LANEABCD 0x0000031F /* PE0 Lanes ABCD affectation */
  295. #define SDR0_PE0LANEEFGH 0x00000320 /* PE0 Lanes EFGH affectation */
  296. #define SDR0_PE1UTLSET1 0x00000340 /* PE1 Upper transaction layer conf setting */
  297. #define SDR0_PE1UTLSET2 0x00000341 /* PE1 Upper transaction layer conf setting 2 */
  298. #define SDR0_PE1DLPSET 0x00000342 /* PE1 Data link & logical physical configuration */
  299. #define SDR0_PE1LOOP 0x00000343 /* PE1 Loopback interface status */
  300. #define SDR0_PE1RCSSET 0x00000344 /* PE1 Reset, clock & shutdown setting */
  301. #define SDR0_PE1RCSSTS 0x00000345 /* PE1 Reset, clock & shutdown status */
  302. #define SDR0_PE1HSSSET1L0 0x00000346 /* PE1 HSS Control Setting 1: Lane 0 */
  303. #define SDR0_PE1HSSSET2L0 0x00000347 /* PE1 HSS Control Setting 2: Lane 0 */
  304. #define SDR0_PE1HSSSTSL0 0x00000348 /* PE1 HSS Control Status : Lane 0 */
  305. #define SDR0_PE1HSSSET1L1 0x00000349 /* PE1 HSS Control Setting 1: Lane 1 */
  306. #define SDR0_PE1HSSSET2L1 0x0000034A /* PE1 HSS Control Setting 2: Lane 1 */
  307. #define SDR0_PE1HSSSTSL1 0x0000034B /* PE1 HSS Control Status : Lane 1 */
  308. #define SDR0_PE1HSSSET1L2 0x0000034C /* PE1 HSS Control Setting 1: Lane 2 */
  309. #define SDR0_PE1HSSSET2L2 0x0000034D /* PE1 HSS Control Setting 2: Lane 2 */
  310. #define SDR0_PE1HSSSTSL2 0x0000034E /* PE1 HSS Control Status : Lane 2 */
  311. #define SDR0_PE1HSSSET1L3 0x0000034F /* PE1 HSS Control Setting 1: Lane 3 */
  312. #define SDR0_PE1HSSSET2L3 0x00000350 /* PE1 HSS Control Setting 2: Lane 3 */
  313. #define SDR0_PE1HSSSTSL3 0x00000351 /* PE1 HSS Control Status : Lane 3 */
  314. #define SDR0_PE1HSSSEREN 0x00000352 /* PE1 Serdes Transmitter Enable */
  315. #define SDR0_PE1LANEABCD 0x00000353 /* PE1 Lanes ABCD affectation */
  316. #define SDR0_PE2UTLSET1 0x00000370 /* PE2 Upper transaction layer conf setting */
  317. #define SDR0_PE2UTLSET2 0x00000371 /* PE2 Upper transaction layer conf setting 2 */
  318. #define SDR0_PE2DLPSET 0x00000372 /* PE2 Data link & logical physical configuration */
  319. #define SDR0_PE2LOOP 0x00000373 /* PE2 Loopback interface status */
  320. #define SDR0_PE2RCSSET 0x00000374 /* PE2 Reset, clock & shutdown setting */
  321. #define SDR0_PE2RCSSTS 0x00000375 /* PE2 Reset, clock & shutdown status */
  322. #define SDR0_PE2HSSSET1L0 0x00000376 /* PE2 HSS Control Setting 1: Lane 0 */
  323. #define SDR0_PE2HSSSET2L0 0x00000377 /* PE2 HSS Control Setting 2: Lane 0 */
  324. #define SDR0_PE2HSSSTSL0 0x00000378 /* PE2 HSS Control Status : Lane 0 */
  325. #define SDR0_PE2HSSSET1L1 0x00000379 /* PE2 HSS Control Setting 1: Lane 1 */
  326. #define SDR0_PE2HSSSET2L1 0x0000037A /* PE2 HSS Control Setting 2: Lane 1 */
  327. #define SDR0_PE2HSSSTSL1 0x0000037B /* PE2 HSS Control Status : Lane 1 */
  328. #define SDR0_PE2HSSSET1L2 0x0000037C /* PE2 HSS Control Setting 1: Lane 2 */
  329. #define SDR0_PE2HSSSET2L2 0x0000037D /* PE2 HSS Control Setting 2: Lane 2 */
  330. #define SDR0_PE2HSSSTSL2 0x0000037E /* PE2 HSS Control Status : Lane 2 */
  331. #define SDR0_PE2HSSSET1L3 0x0000037F /* PE2 HSS Control Setting 1: Lane 3 */
  332. #define SDR0_PE2HSSSET2L3 0x00000380 /* PE2 HSS Control Setting 2: Lane 3 */
  333. #define SDR0_PE2HSSSTSL3 0x00000381 /* PE2 HSS Control Status : Lane 3 */
  334. #define SDR0_PE2HSSSEREN 0x00000382 /* PE2 Serdes Transmitter Enable */
  335. #define SDR0_PE2LANEABCD 0x00000383 /* PE2 Lanes ABCD affectation */
  336. #define SDR0_PEGPLLSET1 0x000003A0 /* PE Pll LC Tank Setting1 */
  337. #define SDR0_PEGPLLSET2 0x000003A1 /* PE Pll LC Tank Setting2 */
  338. #define SDR0_PEGPLLSTS 0x000003A2 /* PE Pll LC Tank Status */
  339. #endif /* CONFIG_440SPE */
  340. /*-----------------------------------------------------------------------------
  341. | External Bus Controller
  342. +----------------------------------------------------------------------------*/
  343. /* values for ebccfga register - indirect addressing of these regs */
  344. #define pb0cr 0x00 /* periph bank 0 config reg */
  345. #define pb1cr 0x01 /* periph bank 1 config reg */
  346. #define pb2cr 0x02 /* periph bank 2 config reg */
  347. #define pb3cr 0x03 /* periph bank 3 config reg */
  348. #define pb4cr 0x04 /* periph bank 4 config reg */
  349. #define pb5cr 0x05 /* periph bank 5 config reg */
  350. #define pb6cr 0x06 /* periph bank 6 config reg */
  351. #define pb7cr 0x07 /* periph bank 7 config reg */
  352. #define pb0ap 0x10 /* periph bank 0 access parameters */
  353. #define pb1ap 0x11 /* periph bank 1 access parameters */
  354. #define pb2ap 0x12 /* periph bank 2 access parameters */
  355. #define pb3ap 0x13 /* periph bank 3 access parameters */
  356. #define pb4ap 0x14 /* periph bank 4 access parameters */
  357. #define pb5ap 0x15 /* periph bank 5 access parameters */
  358. #define pb6ap 0x16 /* periph bank 6 access parameters */
  359. #define pb7ap 0x17 /* periph bank 7 access parameters */
  360. #define pbear 0x20 /* periph bus error addr reg */
  361. #define pbesr 0x21 /* periph bus error status reg */
  362. #define xbcfg 0x23 /* external bus configuration reg */
  363. #define EBC0_CFG 0x23 /* external bus configuration reg */
  364. #define xbcid 0x24 /* external bus core id reg */
  365. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  366. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  367. /* PLB4 to PLB3 Bridge OUT */
  368. #define P4P3_DCR_BASE 0x020
  369. #define p4p3_esr0_read (P4P3_DCR_BASE+0x0)
  370. #define p4p3_esr0_write (P4P3_DCR_BASE+0x1)
  371. #define p4p3_eadr (P4P3_DCR_BASE+0x2)
  372. #define p4p3_euadr (P4P3_DCR_BASE+0x3)
  373. #define p4p3_esr1_read (P4P3_DCR_BASE+0x4)
  374. #define p4p3_esr1_write (P4P3_DCR_BASE+0x5)
  375. #define p4p3_confg (P4P3_DCR_BASE+0x6)
  376. #define p4p3_pic (P4P3_DCR_BASE+0x7)
  377. #define p4p3_peir (P4P3_DCR_BASE+0x8)
  378. #define p4p3_rev (P4P3_DCR_BASE+0xA)
  379. /* PLB3 to PLB4 Bridge IN */
  380. #define P3P4_DCR_BASE 0x030
  381. #define p3p4_esr0_read (P3P4_DCR_BASE+0x0)
  382. #define p3p4_esr0_write (P3P4_DCR_BASE+0x1)
  383. #define p3p4_eadr (P3P4_DCR_BASE+0x2)
  384. #define p3p4_euadr (P3P4_DCR_BASE+0x3)
  385. #define p3p4_esr1_read (P3P4_DCR_BASE+0x4)
  386. #define p3p4_esr1_write (P3P4_DCR_BASE+0x5)
  387. #define p3p4_confg (P3P4_DCR_BASE+0x6)
  388. #define p3p4_pic (P3P4_DCR_BASE+0x7)
  389. #define p3p4_peir (P3P4_DCR_BASE+0x8)
  390. #define p3p4_rev (P3P4_DCR_BASE+0xA)
  391. /* PLB3 Arbiter */
  392. #define PLB3_DCR_BASE 0x070
  393. #define plb3_revid (PLB3_DCR_BASE+0x2)
  394. #define plb3_besr (PLB3_DCR_BASE+0x3)
  395. #define plb3_bear (PLB3_DCR_BASE+0x6)
  396. #define plb3_acr (PLB3_DCR_BASE+0x7)
  397. /* PLB4 Arbiter - PowerPC440EP Pass1 */
  398. #define PLB4_DCR_BASE 0x080
  399. #define plb4_acr (PLB4_DCR_BASE+0x1)
  400. #define plb4_revid (PLB4_DCR_BASE+0x2)
  401. #define plb4_besr (PLB4_DCR_BASE+0x4)
  402. #define plb4_bearl (PLB4_DCR_BASE+0x6)
  403. #define plb4_bearh (PLB4_DCR_BASE+0x7)
  404. #define PLB4_ACR_WRP (0x80000000 >> 7)
  405. /* Nebula PLB4 Arbiter - PowerPC440EP */
  406. #define PLB_ARBITER_BASE 0x80
  407. #define plb0_revid (PLB_ARBITER_BASE+ 0x00)
  408. #define plb0_acr (PLB_ARBITER_BASE+ 0x01)
  409. #define plb0_acr_ppm_mask 0xF0000000
  410. #define plb0_acr_ppm_fixed 0x00000000
  411. #define plb0_acr_ppm_fair 0xD0000000
  412. #define plb0_acr_hbu_mask 0x08000000
  413. #define plb0_acr_hbu_disabled 0x00000000
  414. #define plb0_acr_hbu_enabled 0x08000000
  415. #define plb0_acr_rdp_mask 0x06000000
  416. #define plb0_acr_rdp_disabled 0x00000000
  417. #define plb0_acr_rdp_2deep 0x02000000
  418. #define plb0_acr_rdp_3deep 0x04000000
  419. #define plb0_acr_rdp_4deep 0x06000000
  420. #define plb0_acr_wrp_mask 0x01000000
  421. #define plb0_acr_wrp_disabled 0x00000000
  422. #define plb0_acr_wrp_2deep 0x01000000
  423. #define plb0_besrl (PLB_ARBITER_BASE+ 0x02)
  424. #define plb0_besrh (PLB_ARBITER_BASE+ 0x03)
  425. #define plb0_bearl (PLB_ARBITER_BASE+ 0x04)
  426. #define plb0_bearh (PLB_ARBITER_BASE+ 0x05)
  427. #define plb0_ccr (PLB_ARBITER_BASE+ 0x08)
  428. #define plb1_acr (PLB_ARBITER_BASE+ 0x09)
  429. #define plb1_acr_ppm_mask 0xF0000000
  430. #define plb1_acr_ppm_fixed 0x00000000
  431. #define plb1_acr_ppm_fair 0xD0000000
  432. #define plb1_acr_hbu_mask 0x08000000
  433. #define plb1_acr_hbu_disabled 0x00000000
  434. #define plb1_acr_hbu_enabled 0x08000000
  435. #define plb1_acr_rdp_mask 0x06000000
  436. #define plb1_acr_rdp_disabled 0x00000000
  437. #define plb1_acr_rdp_2deep 0x02000000
  438. #define plb1_acr_rdp_3deep 0x04000000
  439. #define plb1_acr_rdp_4deep 0x06000000
  440. #define plb1_acr_wrp_mask 0x01000000
  441. #define plb1_acr_wrp_disabled 0x00000000
  442. #define plb1_acr_wrp_2deep 0x01000000
  443. #define plb1_besrl (PLB_ARBITER_BASE+ 0x0A)
  444. #define plb1_besrh (PLB_ARBITER_BASE+ 0x0B)
  445. #define plb1_bearl (PLB_ARBITER_BASE+ 0x0C)
  446. #define plb1_bearh (PLB_ARBITER_BASE+ 0x0D)
  447. /* Pin Function Control Register 1 */
  448. #define SDR0_PFC1 0x4101
  449. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  450. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  451. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  452. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  453. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  454. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  455. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  456. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  457. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  458. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  459. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  460. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  461. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  462. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  463. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  464. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  465. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  466. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  467. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  468. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  469. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  470. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  471. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  472. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  473. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  474. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  475. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  476. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  477. /* USB Control Register */
  478. #define SDR0_USB0 0x0320
  479. #define SDR0_USB0_USB_DEVSEL_MASK 0x00000002 /* USB Device Selection */
  480. #define SDR0_USB0_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  481. #define SDR0_USB0_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  482. #define SDR0_USB0_LEEN_MASK 0x00000001 /* Little Endian selection */
  483. #define SDR0_USB0_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  484. #define SDR0_USB0_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  485. /* Miscealleneaous Function Reg. */
  486. #define SDR0_MFR 0x4300
  487. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  488. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  489. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  490. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  491. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  492. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  493. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  494. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  495. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  496. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  497. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  498. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  499. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  500. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  501. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  502. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  503. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  504. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  505. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  506. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  507. #define GPT0_COMP6 0x00000098
  508. #define GPT0_COMP5 0x00000094
  509. #define GPT0_COMP4 0x00000090
  510. #define GPT0_COMP3 0x0000008C
  511. #define GPT0_COMP2 0x00000088
  512. #define GPT0_COMP1 0x00000084
  513. #define GPT0_MASK6 0x000000D8
  514. #define GPT0_MASK5 0x000000D4
  515. #define GPT0_MASK4 0x000000D0
  516. #define GPT0_MASK3 0x000000CC
  517. #define GPT0_MASK2 0x000000C8
  518. #define GPT0_MASK1 0x000000C4
  519. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  520. #define SDR0_USB2D0CR 0x0320
  521. #define SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK 0x00000004 /* USB 2.0 Device/EBC Master Selection */
  522. #define SDR0_USB2D0CR_USB2DEV_SELECTION 0x00000004 /* USB 2.0 Device Selection */
  523. #define SDR0_USB2D0CR_EBC_SELECTION 0x00000000 /* EBC Selection */
  524. #define SDR0_USB2D0CR_USB_DEV_INT_SEL_MASK 0x00000002 /* USB Device Interface Selection */
  525. #define SDR0_USB2D0CR_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  526. #define SDR0_USB2D0CR_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  527. #define SDR0_USB2D0CR_LEEN_MASK 0x00000001 /* Little Endian selection */
  528. #define SDR0_USB2D0CR_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  529. #define SDR0_USB2D0CR_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  530. /* USB2 Host Control Register */
  531. #define SDR0_USB2H0CR 0x0340
  532. #define SDR0_USB2H0CR_WDINT_MASK 0x00000001 /* Host UTMI Word Interface */
  533. #define SDR0_USB2H0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit/60MHz */
  534. #define SDR0_USB2H0CR_WDINT_16BIT_30MHZ 0x00000001 /* 16-bit/30MHz */
  535. #define SDR0_USB2H0CR_EFLADJ_MASK 0x0000007e /* EHCI Frame Length Adjustment */
  536. /* Pin Function Control Register 1 */
  537. #define SDR0_PFC1 0x4101
  538. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  539. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  540. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  541. #define SDR0_PFC1_SELECT_MASK 0x01C00000 /* Ethernet Pin Select EMAC 0 */
  542. #define SDR0_PFC1_SELECT_CONFIG_1_1 0x00C00000 /* 1xMII using RGMII bridge */
  543. #define SDR0_PFC1_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  544. #define SDR0_PFC1_SELECT_CONFIG_2 0x00C00000 /* 1xGMII using RGMII bridge */
  545. #define SDR0_PFC1_SELECT_CONFIG_3 0x01000000 /* 1xTBI using RGMII bridge */
  546. #define SDR0_PFC1_SELECT_CONFIG_4 0x01400000 /* 2xRGMII using RGMII bridge */
  547. #define SDR0_PFC1_SELECT_CONFIG_5 0x01800000 /* 2xRTBI using RGMII bridge */
  548. #define SDR0_PFC1_SELECT_CONFIG_6 0x00800000 /* 2xSMII using ZMII bridge */
  549. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  550. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  551. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  552. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  553. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  554. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  555. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  556. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  557. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  558. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  559. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  560. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  561. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  562. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  563. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  564. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  565. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  566. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  567. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  568. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  569. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  570. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  571. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  572. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  573. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  574. /* Ethernet PLL Configuration Register */
  575. #define SDR0_PFC2 0x4102
  576. #define SDR0_PFC2_TUNE_MASK 0x01FF8000 /* Loop stability tuning bits */
  577. #define SDR0_PFC2_MULTI_MASK 0x00007C00 /* Frequency multiplication selector */
  578. #define SDR0_PFC2_RANGEB_MASK 0x00000380 /* PLLOUTB/C frequency selector */
  579. #define SDR0_PFC2_RANGEA_MASK 0x00000071 /* PLLOUTA frequency selector */
  580. #define SDR0_PFC2_SELECT_MASK 0xE0000000 /* Ethernet Pin select EMAC1 */
  581. #define SDR0_PFC2_SELECT_CONFIG_1_1 0x60000000 /* 1xMII using RGMII bridge */
  582. #define SDR0_PFC2_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  583. #define SDR0_PFC2_SELECT_CONFIG_2 0x60000000 /* 1xGMII using RGMII bridge */
  584. #define SDR0_PFC2_SELECT_CONFIG_3 0x80000000 /* 1xTBI using RGMII bridge */
  585. #define SDR0_PFC2_SELECT_CONFIG_4 0xA0000000 /* 2xRGMII using RGMII bridge */
  586. #define SDR0_PFC2_SELECT_CONFIG_5 0xC0000000 /* 2xRTBI using RGMII bridge */
  587. #define SDR0_PFC2_SELECT_CONFIG_6 0x40000000 /* 2xSMII using ZMII bridge */
  588. #define SDR0_PFC4 0x4104
  589. /* USB2PHY0 Control Register */
  590. #define SDR0_USB2PHY0CR 0x4103
  591. #define SDR0_USB2PHY0CR_UTMICN_MASK 0x00100000 /* PHY UTMI interface connection */
  592. #define SDR0_USB2PHY0CR_UTMICN_DEV 0x00000000 /* Device support */
  593. #define SDR0_USB2PHY0CR_UTMICN_HOST 0x00100000 /* Host support */
  594. #define SDR0_USB2PHY0CR_DWNSTR_MASK 0x00400000 /* Select downstream port mode */
  595. #define SDR0_USB2PHY0CR_DWNSTR_DEV 0x00000000 /* Device */
  596. #define SDR0_USB2PHY0CR_DWNSTR_HOST 0x00400000 /* Host */
  597. #define SDR0_USB2PHY0CR_DVBUS_MASK 0x00800000 /* VBus detect (Device mode only) */
  598. #define SDR0_USB2PHY0CR_DVBUS_PURDIS 0x00000000 /* Pull-up resistance on D+ is disabled */
  599. #define SDR0_USB2PHY0CR_DVBUS_PUREN 0x00800000 /* Pull-up resistance on D+ is enabled */
  600. #define SDR0_USB2PHY0CR_WDINT_MASK 0x01000000 /* PHY UTMI data width and clock select */
  601. #define SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit data/60MHz */
  602. #define SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ 0x01000000 /* 16-bit data/30MHz */
  603. #define SDR0_USB2PHY0CR_LOOPEN_MASK 0x02000000 /* Loop back test enable */
  604. #define SDR0_USB2PHY0CR_LOOP_ENABLE 0x00000000 /* Loop back disabled */
  605. #define SDR0_USB2PHY0CR_LOOP_DISABLE 0x02000000 /* Loop back enabled (only test purposes) */
  606. #define SDR0_USB2PHY0CR_XOON_MASK 0x04000000 /* Force XO block on during a suspend */
  607. #define SDR0_USB2PHY0CR_XO_ON 0x00000000 /* PHY XO block is powered-on */
  608. #define SDR0_USB2PHY0CR_XO_OFF 0x04000000 /* PHY XO block is powered-off when all ports are suspended */
  609. #define SDR0_USB2PHY0CR_PWRSAV_MASK 0x08000000 /* Select PHY power-save mode */
  610. #define SDR0_USB2PHY0CR_PWRSAV_OFF 0x00000000 /* Non-power-save mode */
  611. #define SDR0_USB2PHY0CR_PWRSAV_ON 0x08000000 /* Power-save mode. Valid only for full-speed operation */
  612. #define SDR0_USB2PHY0CR_XOREF_MASK 0x10000000 /* Select reference clock source */
  613. #define SDR0_USB2PHY0CR_XOREF_INTERNAL 0x00000000 /* PHY PLL uses chip internal 48M clock as a reference */
  614. #define SDR0_USB2PHY0CR_XOREF_XO 0x10000000 /* PHY PLL uses internal XO block output as a reference */
  615. #define SDR0_USB2PHY0CR_XOCLK_MASK 0x20000000 /* Select clock for XO block */
  616. #define SDR0_USB2PHY0CR_XOCLK_EXTERNAL 0x00000000 /* PHY macro used an external clock */
  617. #define SDR0_USB2PHY0CR_XOCLK_CRYSTAL 0x20000000 /* PHY macro uses the clock from a crystal */
  618. #define SDR0_USB2PHY0CR_CLKSEL_MASK 0xc0000000 /* Select ref clk freq */
  619. #define SDR0_USB2PHY0CR_CLKSEL_12MHZ 0x00000000 /* Select ref clk freq = 12 MHz*/
  620. #define SDR0_USB2PHY0CR_CLKSEL_48MHZ 0x40000000 /* Select ref clk freq = 48 MHz*/
  621. #define SDR0_USB2PHY0CR_CLKSEL_24MHZ 0x80000000 /* Select ref clk freq = 24 MHz*/
  622. /* Miscealleneaous Function Reg. */
  623. #define SDR0_MFR 0x4300
  624. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  625. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  626. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  627. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  628. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  629. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  630. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  631. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  632. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  633. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  634. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  635. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  636. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  637. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  638. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  639. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  640. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  641. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  642. #endif /* defined(CONFIG_440EPX) || defined(CONFIG_440GRX) */
  643. /* CUST1 Customer Configuration Register1 */
  644. #define SDR0_CUST1 0x4002
  645. #define SDR0_CUST1_NDRSC_MASK 0xFFFF0000 /* NDRSC Device Read Count */
  646. #define SDR0_CUST1_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
  647. #define SDR0_CUST1_NDRSC_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
  648. /* Pin Function Control Register 0 */
  649. #define SDR0_PFC0 0x4100
  650. #define SDR0_PFC0_CPU_TR_EN_MASK 0x00000100 /* CPU Trace Enable Mask */
  651. #define SDR0_PFC0_CPU_TRACE_EN 0x00000100 /* CPU Trace Enable */
  652. #define SDR0_PFC0_CPU_TRACE_DIS 0x00000100 /* CPU Trace Disable */
  653. #define SDR0_PFC0_CTE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  654. #define SDR0_PFC0_CTE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  655. /* Pin Function Control Register 1 */
  656. #define SDR0_PFC1 0x4101
  657. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  658. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  659. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  660. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  661. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  662. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  663. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  664. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  665. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  666. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  667. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  668. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  669. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  670. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  671. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  672. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  673. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  674. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  675. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  676. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  677. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  678. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  679. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  680. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  681. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  682. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  683. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  684. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  685. #endif /* 440EP || 440GR || 440EPX || 440GRX */
  686. /*-----------------------------------------------------------------------------
  687. | L2 Cache
  688. +----------------------------------------------------------------------------*/
  689. #if defined (CONFIG_440GX) || \
  690. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  691. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  692. #define L2_CACHE_BASE 0x030
  693. #define l2_cache_cfg (L2_CACHE_BASE+0x00) /* L2 Cache Config */
  694. #define l2_cache_cmd (L2_CACHE_BASE+0x01) /* L2 Cache Command */
  695. #define l2_cache_addr (L2_CACHE_BASE+0x02) /* L2 Cache Address */
  696. #define l2_cache_data (L2_CACHE_BASE+0x03) /* L2 Cache Data */
  697. #define l2_cache_stat (L2_CACHE_BASE+0x04) /* L2 Cache Status */
  698. #define l2_cache_cver (L2_CACHE_BASE+0x05) /* L2 Cache Revision ID */
  699. #define l2_cache_snp0 (L2_CACHE_BASE+0x06) /* L2 Cache Snoop reg 0 */
  700. #define l2_cache_snp1 (L2_CACHE_BASE+0x07) /* L2 Cache Snoop reg 1 */
  701. #endif /* CONFIG_440GX */
  702. /*-----------------------------------------------------------------------------
  703. | Internal SRAM
  704. +----------------------------------------------------------------------------*/
  705. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  706. #define ISRAM0_DCR_BASE 0x380
  707. #else
  708. #define ISRAM0_DCR_BASE 0x020
  709. #endif
  710. #define isram0_sb0cr (ISRAM0_DCR_BASE+0x00) /* SRAM bank config 0*/
  711. #define isram0_sb1cr (ISRAM0_DCR_BASE+0x01) /* SRAM bank config 1*/
  712. #define isram0_sb2cr (ISRAM0_DCR_BASE+0x02) /* SRAM bank config 2*/
  713. #define isram0_sb3cr (ISRAM0_DCR_BASE+0x03) /* SRAM bank config 3*/
  714. #define isram0_bear (ISRAM0_DCR_BASE+0x04) /* SRAM bus error addr reg */
  715. #define isram0_besr0 (ISRAM0_DCR_BASE+0x05) /* SRAM bus error status reg 0 */
  716. #define isram0_besr1 (ISRAM0_DCR_BASE+0x06) /* SRAM bus error status reg 1 */
  717. #define isram0_pmeg (ISRAM0_DCR_BASE+0x07) /* SRAM power management */
  718. #define isram0_cid (ISRAM0_DCR_BASE+0x08) /* SRAM bus core id reg */
  719. #define isram0_revid (ISRAM0_DCR_BASE+0x09) /* SRAM bus revision id reg */
  720. #define isram0_dpc (ISRAM0_DCR_BASE+0x0a) /* SRAM data parity check reg */
  721. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  722. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  723. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  724. /* CUST0 Customer Configuration Register0 */
  725. #define SDR0_CUST0 0x4000
  726. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  727. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  728. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  729. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  730. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  731. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  732. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  733. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  734. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
  735. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
  736. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  737. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
  738. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  739. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  740. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
  741. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  742. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  743. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  744. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  745. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  746. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  747. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  748. #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
  749. #define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
  750. #define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
  751. #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
  752. #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
  753. #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /* All Chip Select Gating Enable */
  754. #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
  755. #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
  756. #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
  757. #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
  758. #endif
  759. /*-----------------------------------------------------------------------------
  760. | On-Chip Buses
  761. +----------------------------------------------------------------------------*/
  762. /* TODO: as needed */
  763. /*-----------------------------------------------------------------------------
  764. | Clocking, Power Management and Chip Control
  765. +----------------------------------------------------------------------------*/
  766. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  767. #define CNTRL_DCR_BASE 0x160
  768. #else
  769. #define CNTRL_DCR_BASE 0x0b0
  770. #endif
  771. #define cpc0_er (CNTRL_DCR_BASE+0x00) /* CPM enable register */
  772. #define cpc0_fr (CNTRL_DCR_BASE+0x01) /* CPM force register */
  773. #define cpc0_sr (CNTRL_DCR_BASE+0x02) /* CPM status register */
  774. #define cpc0_sys0 (CNTRL_DCR_BASE+0x30) /* System configuration reg 0 */
  775. #define cpc0_sys1 (CNTRL_DCR_BASE+0x31) /* System configuration reg 1 */
  776. #define cpc0_cust0 (CNTRL_DCR_BASE+0x32) /* Customer configuration reg 0 */
  777. #define cpc0_cust1 (CNTRL_DCR_BASE+0x33) /* Customer configuration reg 1 */
  778. #define cpc0_strp0 (CNTRL_DCR_BASE+0x34) /* Power-on config reg 0 (RO) */
  779. #define cpc0_strp1 (CNTRL_DCR_BASE+0x35) /* Power-on config reg 1 (RO) */
  780. #define cpc0_strp2 (CNTRL_DCR_BASE+0x36) /* Power-on config reg 2 (RO) */
  781. #define cpc0_strp3 (CNTRL_DCR_BASE+0x37) /* Power-on config reg 3 (RO) */
  782. #define cpc0_gpio (CNTRL_DCR_BASE+0x38) /* GPIO config reg (440GP) */
  783. #define cntrl0 (CNTRL_DCR_BASE+0x3b) /* Control 0 register */
  784. #define cntrl1 (CNTRL_DCR_BASE+0x3a) /* Control 1 register */
  785. /*-----------------------------------------------------------------------------
  786. | Universal interrupt controller
  787. +----------------------------------------------------------------------------*/
  788. #define UIC_SR 0x0 /* UIC status */
  789. #define UIC_ER 0x2 /* UIC enable */
  790. #define UIC_CR 0x3 /* UIC critical */
  791. #define UIC_PR 0x4 /* UIC polarity */
  792. #define UIC_TR 0x5 /* UIC triggering */
  793. #define UIC_MSR 0x6 /* UIC masked status */
  794. #define UIC_VR 0x7 /* UIC vector */
  795. #define UIC_VCR 0x8 /* UIC vector configuration */
  796. #define UIC0_DCR_BASE 0xc0
  797. #define uic0sr (UIC0_DCR_BASE+0x0) /* UIC0 status */
  798. #define uic0er (UIC0_DCR_BASE+0x2) /* UIC0 enable */
  799. #define uic0cr (UIC0_DCR_BASE+0x3) /* UIC0 critical */
  800. #define uic0pr (UIC0_DCR_BASE+0x4) /* UIC0 polarity */
  801. #define uic0tr (UIC0_DCR_BASE+0x5) /* UIC0 triggering */
  802. #define uic0msr (UIC0_DCR_BASE+0x6) /* UIC0 masked status */
  803. #define uic0vr (UIC0_DCR_BASE+0x7) /* UIC0 vector */
  804. #define uic0vcr (UIC0_DCR_BASE+0x8) /* UIC0 vector configuration */
  805. #define UIC1_DCR_BASE 0xd0
  806. #define uic1sr (UIC1_DCR_BASE+0x0) /* UIC1 status */
  807. #define uic1er (UIC1_DCR_BASE+0x2) /* UIC1 enable */
  808. #define uic1cr (UIC1_DCR_BASE+0x3) /* UIC1 critical */
  809. #define uic1pr (UIC1_DCR_BASE+0x4) /* UIC1 polarity */
  810. #define uic1tr (UIC1_DCR_BASE+0x5) /* UIC1 triggering */
  811. #define uic1msr (UIC1_DCR_BASE+0x6) /* UIC1 masked status */
  812. #define uic1vr (UIC1_DCR_BASE+0x7) /* UIC1 vector */
  813. #define uic1vcr (UIC1_DCR_BASE+0x8) /* UIC1 vector configuration */
  814. #if defined(CONFIG_440SPE) || \
  815. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  816. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  817. #define UIC2_DCR_BASE 0xe0
  818. #define uic2sr (UIC2_DCR_BASE+0x0) /* UIC2 status-Read Clear */
  819. #define uic2srs (UIC2_DCR_BASE+0x1) /* UIC2 status-Read Set */
  820. #define uic2er (UIC2_DCR_BASE+0x2) /* UIC2 enable */
  821. #define uic2cr (UIC2_DCR_BASE+0x3) /* UIC2 critical */
  822. #define uic2pr (UIC2_DCR_BASE+0x4) /* UIC2 polarity */
  823. #define uic2tr (UIC2_DCR_BASE+0x5) /* UIC2 triggering */
  824. #define uic2msr (UIC2_DCR_BASE+0x6) /* UIC2 masked status */
  825. #define uic2vr (UIC2_DCR_BASE+0x7) /* UIC2 vector */
  826. #define uic2vcr (UIC2_DCR_BASE+0x8) /* UIC2 vector configuration */
  827. #define UIC3_DCR_BASE 0xf0
  828. #define uic3sr (UIC3_DCR_BASE+0x0) /* UIC3 status-Read Clear */
  829. #define uic3srs (UIC3_DCR_BASE+0x1) /* UIC3 status-Read Set */
  830. #define uic3er (UIC3_DCR_BASE+0x2) /* UIC3 enable */
  831. #define uic3cr (UIC3_DCR_BASE+0x3) /* UIC3 critical */
  832. #define uic3pr (UIC3_DCR_BASE+0x4) /* UIC3 polarity */
  833. #define uic3tr (UIC3_DCR_BASE+0x5) /* UIC3 triggering */
  834. #define uic3msr (UIC3_DCR_BASE+0x6) /* UIC3 masked status */
  835. #define uic3vr (UIC3_DCR_BASE+0x7) /* UIC3 vector */
  836. #define uic3vcr (UIC3_DCR_BASE+0x8) /* UIC3 vector configuration */
  837. #endif /* CONFIG_440SPE */
  838. #if defined(CONFIG_440GX)
  839. #define UIC2_DCR_BASE 0x210
  840. #define uic2sr (UIC2_DCR_BASE+0x0) /* UIC2 status */
  841. #define uic2er (UIC2_DCR_BASE+0x2) /* UIC2 enable */
  842. #define uic2cr (UIC2_DCR_BASE+0x3) /* UIC2 critical */
  843. #define uic2pr (UIC2_DCR_BASE+0x4) /* UIC2 polarity */
  844. #define uic2tr (UIC2_DCR_BASE+0x5) /* UIC2 triggering */
  845. #define uic2msr (UIC2_DCR_BASE+0x6) /* UIC2 masked status */
  846. #define uic2vr (UIC2_DCR_BASE+0x7) /* UIC2 vector */
  847. #define uic2vcr (UIC2_DCR_BASE+0x8) /* UIC2 vector configuration */
  848. #define UIC_DCR_BASE 0x200
  849. #define uicb0sr (UIC_DCR_BASE+0x0) /* UIC Base Status Register */
  850. #define uicb0er (UIC_DCR_BASE+0x2) /* UIC Base enable */
  851. #define uicb0cr (UIC_DCR_BASE+0x3) /* UIC Base critical */
  852. #define uicb0pr (UIC_DCR_BASE+0x4) /* UIC Base polarity */
  853. #define uicb0tr (UIC_DCR_BASE+0x5) /* UIC Base triggering */
  854. #define uicb0msr (UIC_DCR_BASE+0x6) /* UIC Base masked status */
  855. #define uicb0vr (UIC_DCR_BASE+0x7) /* UIC Base vector */
  856. #define uicb0vcr (UIC_DCR_BASE+0x8) /* UIC Base vector configuration */
  857. #endif /* CONFIG_440GX */
  858. /* The following is for compatibility with 405 code */
  859. #define uicsr uic0sr
  860. #define uicer uic0er
  861. #define uiccr uic0cr
  862. #define uicpr uic0pr
  863. #define uictr uic0tr
  864. #define uicmsr uic0msr
  865. #define uicvr uic0vr
  866. #define uicvcr uic0vcr
  867. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX)
  868. /*----------------------------------------------------------------------------+
  869. | Clock / Power-on-reset DCR's.
  870. +----------------------------------------------------------------------------*/
  871. #define CPR0_CLKUPD 0x20
  872. #define CPR0_CLKUPD_BSY_MASK 0x80000000
  873. #define CPR0_CLKUPD_BSY_COMPLETED 0x00000000
  874. #define CPR0_CLKUPD_BSY_BUSY 0x80000000
  875. #define CPR0_CLKUPD_CUI_MASK 0x80000000
  876. #define CPR0_CLKUPD_CUI_DISABLE 0x00000000
  877. #define CPR0_CLKUPD_CUI_ENABLE 0x80000000
  878. #define CPR0_CLKUPD_CUD_MASK 0x40000000
  879. #define CPR0_CLKUPD_CUD_DISABLE 0x00000000
  880. #define CPR0_CLKUPD_CUD_ENABLE 0x40000000
  881. #define CPR0_PLLC 0x40
  882. #define CPR0_PLLC_RST_MASK 0x80000000
  883. #define CPR0_PLLC_RST_PLLLOCKED 0x00000000
  884. #define CPR0_PLLC_RST_PLLRESET 0x80000000
  885. #define CPR0_PLLC_ENG_MASK 0x40000000
  886. #define CPR0_PLLC_ENG_DISABLE 0x00000000
  887. #define CPR0_PLLC_ENG_ENABLE 0x40000000
  888. #define CPR0_PLLC_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  889. #define CPR0_PLLC_ENG_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  890. #define CPR0_PLLC_SRC_MASK 0x20000000
  891. #define CPR0_PLLC_SRC_PLLOUTA 0x00000000
  892. #define CPR0_PLLC_SRC_PLLOUTB 0x20000000
  893. #define CPR0_PLLC_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  894. #define CPR0_PLLC_SRC_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  895. #define CPR0_PLLC_SEL_MASK 0x07000000
  896. #define CPR0_PLLC_SEL_PLLOUT 0x00000000
  897. #define CPR0_PLLC_SEL_CPU 0x01000000
  898. #define CPR0_PLLC_SEL_EBC 0x05000000
  899. #define CPR0_PLLC_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  900. #define CPR0_PLLC_SEL_DECODE(n) ((((unsigned long)(n))>>24)&0x07)
  901. #define CPR0_PLLC_TUNE_MASK 0x000003FF
  902. #define CPR0_PLLC_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0)
  903. #define CPR0_PLLC_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x3FF)
  904. #define CPR0_PLLD 0x60
  905. #define CPR0_PLLD_FBDV_MASK 0x1F000000
  906. #define CPR0_PLLD_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  907. #define CPR0_PLLD_FBDV_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x1F)+1)
  908. #define CPR0_PLLD_FWDVA_MASK 0x000F0000
  909. #define CPR0_PLLD_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<16)
  910. #define CPR0_PLLD_FWDVA_DECODE(n) ((((((unsigned long)(n))>>16)-1)&0x0F)+1)
  911. #define CPR0_PLLD_FWDVB_MASK 0x00000700
  912. #define CPR0_PLLD_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<8)
  913. #define CPR0_PLLD_FWDVB_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x07)+1)
  914. #define CPR0_PLLD_LFBDV_MASK 0x0000003F
  915. #define CPR0_PLLD_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  916. #define CPR0_PLLD_LFBDV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x3F)+1)
  917. #define CPR0_PRIMAD 0x80
  918. #define CPR0_PRIMAD_PRADV0_MASK 0x07000000
  919. #define CPR0_PRIMAD_PRADV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  920. #define CPR0_PRIMAD_PRADV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  921. #define CPR0_PRIMBD 0xA0
  922. #define CPR0_PRIMBD_PRBDV0_MASK 0x07000000
  923. #define CPR0_PRIMBD_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  924. #define CPR0_PRIMBD_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  925. #define CPR0_OPBD 0xC0
  926. #define CPR0_OPBD_OPBDV0_MASK 0x03000000
  927. #define CPR0_OPBD_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  928. #define CPR0_OPBD_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  929. #define CPR0_PERD 0xE0
  930. #if !defined(CONFIG_440EPX)
  931. #define CPR0_PERD_PERDV0_MASK 0x03000000
  932. #define CPR0_PERD_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  933. #define CPR0_PERD_PERDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  934. #endif
  935. #define CPR0_MALD 0x100
  936. #define CPR0_MALD_MALDV0_MASK 0x03000000
  937. #define CPR0_MALD_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  938. #define CPR0_MALD_MALDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  939. #define CPR0_ICFG 0x140
  940. #define CPR0_ICFG_RLI_MASK 0x80000000
  941. #define CPR0_ICFG_RLI_RESETCPR 0x00000000
  942. #define CPR0_ICFG_RLI_PRESERVECPR 0x80000000
  943. #define CPR0_ICFG_ICS_MASK 0x00000007
  944. #define CPR0_ICFG_ICS_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  945. #define CPR0_ICFG_ICS_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x3F)+1)
  946. /************************/
  947. /* IIC defines */
  948. /************************/
  949. #define IIC0_MMIO_BASE 0xA0000400
  950. #define IIC1_MMIO_BASE 0xA0000500
  951. #endif /* CONFIG_440SP */
  952. /*-----------------------------------------------------------------------------
  953. | DMA
  954. +----------------------------------------------------------------------------*/
  955. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  956. #define DMA_DCR_BASE 0x200
  957. #else
  958. #define DMA_DCR_BASE 0x100
  959. #endif
  960. #define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
  961. #define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
  962. #define dmasah0 (DMA_DCR_BASE+0x02) /* DMA source address high 0 */
  963. #define dmasal0 (DMA_DCR_BASE+0x03) /* DMA source address low 0 */
  964. #define dmadah0 (DMA_DCR_BASE+0x04) /* DMA destination address high 0 */
  965. #define dmadal0 (DMA_DCR_BASE+0x05) /* DMA destination address low 0 */
  966. #define dmasgh0 (DMA_DCR_BASE+0x06) /* DMA scatter/gather desc addr high 0 */
  967. #define dmasgl0 (DMA_DCR_BASE+0x07) /* DMA scatter/gather desc addr low 0 */
  968. #define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
  969. #define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
  970. #define dmasah1 (DMA_DCR_BASE+0x0a) /* DMA source address high 1 */
  971. #define dmasal1 (DMA_DCR_BASE+0x0b) /* DMA source address low 1 */
  972. #define dmadah1 (DMA_DCR_BASE+0x0c) /* DMA destination address high 1 */
  973. #define dmadal1 (DMA_DCR_BASE+0x0d) /* DMA destination address low 1 */
  974. #define dmasgh1 (DMA_DCR_BASE+0x0e) /* DMA scatter/gather desc addr high 1 */
  975. #define dmasgl1 (DMA_DCR_BASE+0x0f) /* DMA scatter/gather desc addr low 1 */
  976. #define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
  977. #define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
  978. #define dmasah2 (DMA_DCR_BASE+0x12) /* DMA source address high 2 */
  979. #define dmasal2 (DMA_DCR_BASE+0x13) /* DMA source address low 2 */
  980. #define dmadah2 (DMA_DCR_BASE+0x14) /* DMA destination address high 2 */
  981. #define dmadal2 (DMA_DCR_BASE+0x15) /* DMA destination address low 2 */
  982. #define dmasgh2 (DMA_DCR_BASE+0x16) /* DMA scatter/gather desc addr high 2 */
  983. #define dmasgl2 (DMA_DCR_BASE+0x17) /* DMA scatter/gather desc addr low 2 */
  984. #define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 2 */
  985. #define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 2 */
  986. #define dmasah3 (DMA_DCR_BASE+0x1a) /* DMA source address high 2 */
  987. #define dmasal3 (DMA_DCR_BASE+0x1b) /* DMA source address low 2 */
  988. #define dmadah3 (DMA_DCR_BASE+0x1c) /* DMA destination address high 2 */
  989. #define dmadal3 (DMA_DCR_BASE+0x1d) /* DMA destination address low 2 */
  990. #define dmasgh3 (DMA_DCR_BASE+0x1e) /* DMA scatter/gather desc addr high 2 */
  991. #define dmasgl3 (DMA_DCR_BASE+0x1f) /* DMA scatter/gather desc addr low 2 */
  992. #define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
  993. #define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
  994. #define dmaslp (DMA_DCR_BASE+0x25) /* DMA sleep mode register */
  995. #define dmapol (DMA_DCR_BASE+0x26) /* DMA polarity configuration register */
  996. /*-----------------------------------------------------------------------------
  997. | Memory Access Layer
  998. +----------------------------------------------------------------------------*/
  999. #define MAL_DCR_BASE 0x180
  1000. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  1001. #define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
  1002. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  1003. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  1004. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
  1005. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  1006. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  1007. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  1008. #define maltxtattrr (MAL_DCR_BASE+0x08) /* TX PLB attribute reg */
  1009. #define maltxbattr (MAL_DCR_BASE+0x09) /* TX descriptor base addr reg */
  1010. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
  1011. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  1012. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  1013. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  1014. #define malrxtattrr (MAL_DCR_BASE+0x14) /* RX PLB attribute reg */
  1015. #define malrxbattr (MAL_DCR_BASE+0x15) /* RX descriptor base addr reg */
  1016. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
  1017. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
  1018. #define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table pointer reg */
  1019. #define maltxctp3r (MAL_DCR_BASE+0x23) /* TX 3 Channel table pointer reg */
  1020. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
  1021. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table pointer reg */
  1022. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  1023. #define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
  1024. #if defined(CONFIG_440GX) || \
  1025. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1026. #define malrxctp2r (MAL_DCR_BASE+0x42) /* RX 2 Channel table pointer reg */
  1027. #define malrxctp3r (MAL_DCR_BASE+0x43) /* RX 3 Channel table pointer reg */
  1028. #define malrxctp8r (MAL_DCR_BASE+0x48) /* RX 8 Channel table pointer reg */
  1029. #define malrxctp16r (MAL_DCR_BASE+0x50) /* RX 16 Channel table pointer reg */
  1030. #define malrxctp24r (MAL_DCR_BASE+0x58) /* RX 24 Channel table pointer reg */
  1031. #define malrcbs2 (MAL_DCR_BASE+0x62) /* RX 2 Channel buffer size reg */
  1032. #define malrcbs3 (MAL_DCR_BASE+0x63) /* RX 3 Channel buffer size reg */
  1033. #define malrcbs8 (MAL_DCR_BASE+0x68) /* RX 8 Channel buffer size reg */
  1034. #define malrcbs16 (MAL_DCR_BASE+0x70) /* RX 16 Channel buffer size reg */
  1035. #define malrcbs24 (MAL_DCR_BASE+0x78) /* RX 24 Channel buffer size reg */
  1036. #endif /* CONFIG_440GX */
  1037. /*---------------------------------------------------------------------------+
  1038. | Universal interrupt controller 0 interrupts (UIC0)
  1039. +---------------------------------------------------------------------------*/
  1040. #if defined(CONFIG_440SP)
  1041. #define UIC_U0 0x80000000 /* UART 0 */
  1042. #define UIC_U1 0x40000000 /* UART 1 */
  1043. #define UIC_IIC0 0x20000000 /* IIC */
  1044. #define UIC_IIC1 0x10000000 /* IIC */
  1045. #define UIC_PIM 0x08000000 /* PCI0 inbound message */
  1046. #define UIC_PCRW 0x04000000 /* PCI0 command write register */
  1047. #define UIC_PPM 0x02000000 /* PCI0 power management */
  1048. #define UIC_PVPD 0x01000000 /* PCI0 VPD Access */
  1049. #define UIC_MSI0 0x00800000 /* PCI0 MSI level 0 */
  1050. #define UIC_P1IM 0x00400000 /* PCI1 Inbound Message */
  1051. #define UIC_P1CRW 0x00200000 /* PCI1 command write register */
  1052. #define UIC_P1PM 0x00100000 /* PCI1 power management */
  1053. #define UIC_P1VPD 0x00080000 /* PCI1 VPD Access */
  1054. #define UIC_P1MSI0 0x00040000 /* PCI1 MSI level 0 */
  1055. #define UIC_P2IM 0x00020000 /* PCI2 inbound message */
  1056. #define UIC_P2CRW 0x00010000 /* PCI2 command register write */
  1057. #define UIC_P2PM 0x00008000 /* PCI2 power management */
  1058. #define UIC_P2VPD 0x00004000 /* PCI2 VPD access */
  1059. #define UIC_P2MSI0 0x00002000 /* PCI2 MSI level 0 */
  1060. #define UIC_D0CPF 0x00001000 /* DMA0 command pointer */
  1061. #define UIC_D0CSF 0x00000800 /* DMA0 command status */
  1062. #define UIC_D1CPF 0x00000400 /* DMA1 command pointer */
  1063. #define UIC_D1CSF 0x00000200 /* DMA1 command status */
  1064. #define UIC_I2OID 0x00000100 /* I2O inbound doorbell */
  1065. #define UIC_I2OPLF 0x00000080 /* I2O inbound post list */
  1066. #define UIC_I2O0LL 0x00000040 /* I2O0 low latency PLB write */
  1067. #define UIC_I2O1LL 0x00000020 /* I2O1 low latency PLB write */
  1068. #define UIC_I2O0HB 0x00000010 /* I2O0 high bandwidth PLB write */
  1069. #define UIC_I2O1HB 0x00000008 /* I2O1 high bandwidth PLB write */
  1070. #define UIC_GPTCT 0x00000004 /* GPT count timer */
  1071. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  1072. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  1073. #elif defined(CONFIG_440GX) || defined(CONFIG_440EP)
  1074. #define UIC_U0 0x80000000 /* UART 0 */
  1075. #define UIC_U1 0x40000000 /* UART 1 */
  1076. #define UIC_IIC0 0x20000000 /* IIC */
  1077. #define UIC_IIC1 0x10000000 /* IIC */
  1078. #define UIC_PIM 0x08000000 /* PCI inbound message */
  1079. #define UIC_PCRW 0x04000000 /* PCI command register write */
  1080. #define UIC_PPM 0x02000000 /* PCI power management */
  1081. #define UIC_MSI0 0x01000000 /* PCI MSI level 0 */
  1082. #define UIC_MSI1 0x00800000 /* PCI MSI level 1 */
  1083. #define UIC_MSI2 0x00400000 /* PCI MSI level 2 */
  1084. #define UIC_MTE 0x00200000 /* MAL TXEOB */
  1085. #define UIC_MRE 0x00100000 /* MAL RXEOB */
  1086. #define UIC_D0 0x00080000 /* DMA channel 0 */
  1087. #define UIC_D1 0x00040000 /* DMA channel 1 */
  1088. #define UIC_D2 0x00020000 /* DMA channel 2 */
  1089. #define UIC_D3 0x00010000 /* DMA channel 3 */
  1090. #define UIC_RSVD0 0x00008000 /* Reserved */
  1091. #define UIC_RSVD1 0x00004000 /* Reserved */
  1092. #define UIC_CT0 0x00002000 /* GPT compare timer 0 */
  1093. #define UIC_CT1 0x00001000 /* GPT compare timer 1 */
  1094. #define UIC_CT2 0x00000800 /* GPT compare timer 2 */
  1095. #define UIC_CT3 0x00000400 /* GPT compare timer 3 */
  1096. #define UIC_CT4 0x00000200 /* GPT compare timer 4 */
  1097. #define UIC_EIR0 0x00000100 /* External interrupt 0 */
  1098. #define UIC_EIR1 0x00000080 /* External interrupt 1 */
  1099. #define UIC_EIR2 0x00000040 /* External interrupt 2 */
  1100. #define UIC_EIR3 0x00000020 /* External interrupt 3 */
  1101. #define UIC_EIR4 0x00000010 /* External interrupt 4 */
  1102. #define UIC_EIR5 0x00000008 /* External interrupt 5 */
  1103. #define UIC_EIR6 0x00000004 /* External interrupt 6 */
  1104. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  1105. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  1106. #elif defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1107. #define UIC_U0 0x80000000 /* UART 0 */
  1108. #define UIC_U1 0x40000000 /* UART 1 */
  1109. #define UIC_IIC0 0x20000000 /* IIC */
  1110. #define UIC_KRD 0x10000000 /* Kasumi Ready for data */
  1111. #define UIC_KDA 0x08000000 /* Kasumi Data Available */
  1112. #define UIC_PCRW 0x04000000 /* PCI command register write */
  1113. #define UIC_PPM 0x02000000 /* PCI power management */
  1114. #define UIC_IIC1 0x01000000 /* IIC */
  1115. #define UIC_SPI 0x00800000 /* SPI */
  1116. #define UIC_EPCISER 0x00400000 /* External PCI SERR */
  1117. #define UIC_MTE 0x00200000 /* MAL TXEOB */
  1118. #define UIC_MRE 0x00100000 /* MAL RXEOB */
  1119. #define UIC_D0 0x00080000 /* DMA channel 0 */
  1120. #define UIC_D1 0x00040000 /* DMA channel 1 */
  1121. #define UIC_D2 0x00020000 /* DMA channel 2 */
  1122. #define UIC_D3 0x00010000 /* DMA channel 3 */
  1123. #define UIC_UD0 0x00008000 /* UDMA irq 0 */
  1124. #define UIC_UD1 0x00004000 /* UDMA irq 1 */
  1125. #define UIC_UD2 0x00002000 /* UDMA irq 2 */
  1126. #define UIC_UD3 0x00001000 /* UDMA irq 3 */
  1127. #define UIC_HSB2D 0x00000800 /* USB2.0 Device */
  1128. #define UIC_OHCI1 0x00000400 /* USB2.0 Host OHCI irq 1 */
  1129. #define UIC_OHCI2 0x00000200 /* USB2.0 Host OHCI irq 2 */
  1130. #define UIC_EIP94 0x00000100 /* Security EIP94 */
  1131. #define UIC_ETH0 0x00000080 /* Emac 0 */
  1132. #define UIC_ETH1 0x00000040 /* Emac 1 */
  1133. #define UIC_EHCI 0x00000020 /* USB2.0 Host EHCI */
  1134. #define UIC_EIR4 0x00000010 /* External interrupt 4 */
  1135. #define UIC_UIC2NC 0x00000008 /* UIC2 non-critical interrupt */
  1136. #define UIC_UIC2C 0x00000004 /* UIC2 critical interrupt */
  1137. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  1138. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  1139. /* For compatibility with 405 code */
  1140. #define UIC_MAL_TXEOB UIC_MTE
  1141. #define UIC_MAL_RXEOB UIC_MRE
  1142. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1143. #define UIC_RSVD0 0x80000000 /* N/A - unused */
  1144. #define UIC_U1 0x40000000 /* UART 1 */
  1145. #define UIC_IIC0 0x20000000 /* IIC */
  1146. #define UIC_IIC1 0x10000000 /* IIC */
  1147. #define UIC_PIM 0x08000000 /* PCI inbound message */
  1148. #define UIC_PCRW 0x04000000 /* PCI command register write */
  1149. #define UIC_PPM 0x02000000 /* PCI power management */
  1150. #define UIC_PCIVPD 0x01000000 /* PCI VPD */
  1151. #define UIC_MSI0 0x00800000 /* PCI MSI level 0 */
  1152. #define UIC_EIR0 0x00400000 /* External interrupt 0 */
  1153. #define UIC_UIC2NC 0x00200000 /* UIC2 non-critical interrupt */
  1154. #define UIC_UIC2C 0x00100000 /* UIC2 critical interrupt */
  1155. #define UIC_D0 0x00080000 /* DMA channel 0 */
  1156. #define UIC_D1 0x00040000 /* DMA channel 1 */
  1157. #define UIC_D2 0x00020000 /* DMA channel 2 */
  1158. #define UIC_D3 0x00010000 /* DMA channel 3 */
  1159. #define UIC_UIC3NC 0x00008000 /* UIC3 non-critical interrupt */
  1160. #define UIC_UIC3C 0x00004000 /* UIC3 critical interrupt */
  1161. #define UIC_EIR1 0x00002000 /* External interrupt 1 */
  1162. #define UIC_TRNGDA 0x00001000 /* TRNG data available */
  1163. #define UIC_PKAR1 0x00000800 /* PKA ready (PKA[1]) */
  1164. #define UIC_D1CPFF 0x00000400 /* DMA1 cp fifo full */
  1165. #define UIC_D1CSNS 0x00000200 /* DMA1 cs fifo needs service */
  1166. #define UIC_I2OID 0x00000100 /* I2O inbound door bell */
  1167. #define UIC_I2OLNE 0x00000080 /* I2O Inbound Post List FIFO Not Empty */
  1168. #define UIC_I20R0LL 0x00000040 /* I2O Region 0 Low Latency PLB Write */
  1169. #define UIC_I2OR1LL 0x00000020 /* I2O Region 1 Low Latency PLB Write */
  1170. #define UIC_I20R0HB 0x00000010 /* I2O Region 0 High Bandwidth PLB Write */
  1171. #define UIC_I2OR1HB 0x00000008 /* I2O Region 1 High Bandwidth PLB Write */
  1172. #define UIC_EIP94 0x00000004 /* Security EIP94 */
  1173. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  1174. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  1175. #elif !defined(CONFIG_440SPE)
  1176. #define UIC_U0 0x80000000 /* UART 0 */
  1177. #define UIC_U1 0x40000000 /* UART 1 */
  1178. #define UIC_IIC0 0x20000000 /* IIC */
  1179. #define UIC_IIC1 0x10000000 /* IIC */
  1180. #define UIC_PIM 0x08000000 /* PCI inbound message */
  1181. #define UIC_PCRW 0x04000000 /* PCI command register write */
  1182. #define UIC_PPM 0x02000000 /* PCI power management */
  1183. #define UIC_MSI0 0x01000000 /* PCI MSI level 0 */
  1184. #define UIC_MSI1 0x00800000 /* PCI MSI level 1 */
  1185. #define UIC_MSI2 0x00400000 /* PCI MSI level 2 */
  1186. #define UIC_MTE 0x00200000 /* MAL TXEOB */
  1187. #define UIC_MRE 0x00100000 /* MAL RXEOB */
  1188. #define UIC_D0 0x00080000 /* DMA channel 0 */
  1189. #define UIC_D1 0x00040000 /* DMA channel 1 */
  1190. #define UIC_D2 0x00020000 /* DMA channel 2 */
  1191. #define UIC_D3 0x00010000 /* DMA channel 3 */
  1192. #define UIC_RSVD0 0x00008000 /* Reserved */
  1193. #define UIC_RSVD1 0x00004000 /* Reserved */
  1194. #define UIC_CT0 0x00002000 /* GPT compare timer 0 */
  1195. #define UIC_CT1 0x00001000 /* GPT compare timer 1 */
  1196. #define UIC_CT2 0x00000800 /* GPT compare timer 2 */
  1197. #define UIC_CT3 0x00000400 /* GPT compare timer 3 */
  1198. #define UIC_CT4 0x00000200 /* GPT compare timer 4 */
  1199. #define UIC_EIR0 0x00000100 /* External interrupt 0 */
  1200. #define UIC_EIR1 0x00000080 /* External interrupt 1 */
  1201. #define UIC_EIR2 0x00000040 /* External interrupt 2 */
  1202. #define UIC_EIR3 0x00000020 /* External interrupt 3 */
  1203. #define UIC_EIR4 0x00000010 /* External interrupt 4 */
  1204. #define UIC_EIR5 0x00000008 /* External interrupt 5 */
  1205. #define UIC_EIR6 0x00000004 /* External interrupt 6 */
  1206. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  1207. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  1208. #endif /* CONFIG_440GX */
  1209. /* For compatibility with 405 code */
  1210. #define UIC_MAL_TXEOB UIC_MTE
  1211. #define UIC_MAL_RXEOB UIC_MRE
  1212. /*---------------------------------------------------------------------------+
  1213. | Universal interrupt controller 1 interrupts (UIC1)
  1214. +---------------------------------------------------------------------------*/
  1215. #if defined(CONFIG_440SP)
  1216. #define UIC_EIR0 0x80000000 /* External interrupt 0 */
  1217. #define UIC_MS 0x40000000 /* MAL SERR */
  1218. #define UIC_MTDE 0x20000000 /* MAL TXDE */
  1219. #define UIC_MRDE 0x10000000 /* MAL RXDE */
  1220. #define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
  1221. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1222. #define UIC_MTE 0x02000000 /* MAL TXEOB */
  1223. #define UIC_MRE 0x01000000 /* MAL RXEOB */
  1224. #define UIC_P0MSI1 0x00800000 /* PCI0 MSI level 1 */
  1225. #define UIC_P1MSI1 0x00400000 /* PCI1 MSI level 1 */
  1226. #define UIC_P2MSI1 0x00200000 /* PCI2 MSI level 1 */
  1227. #define UIC_L2C 0x00100000 /* L2 cache */
  1228. #define UIC_CT0 0x00080000 /* GPT compare timer 0 */
  1229. #define UIC_CT1 0x00040000 /* GPT compare timer 1 */
  1230. #define UIC_CT2 0x00020000 /* GPT compare timer 2 */
  1231. #define UIC_CT3 0x00010000 /* GPT compare timer 3 */
  1232. #define UIC_CT4 0x00008000 /* GPT compare timer 4 */
  1233. #define UIC_EIR1 0x00004000 /* External interrupt 1 */
  1234. #define UIC_EIR2 0x00002000 /* External interrupt 2 */
  1235. #define UIC_EIR3 0x00001000 /* External interrupt 3 */
  1236. #define UIC_EIR4 0x00000800 /* External interrupt 4 */
  1237. #define UIC_EIR5 0x00000400 /* External interrupt 5 */
  1238. #define UIC_DMAE 0x00000200 /* DMA error */
  1239. #define UIC_I2OE 0x00000100 /* I2O error */
  1240. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1241. #define UIC_P0AE 0x00000040 /* PCI0 asynchronous error */
  1242. #define UIC_P1AE 0x00000020 /* PCI1 asynchronous error */
  1243. #define UIC_P2AE 0x00000010 /* PCI2 asynchronous error */
  1244. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  1245. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1246. #define UIC_ETH1 0x00000002 /* Reserved */
  1247. #define UIC_XOR 0x00000001 /* XOR */
  1248. #elif defined(CONFIG_440GX) || defined(CONFIG_440EP)
  1249. #define UIC_MS 0x80000000 /* MAL SERR */
  1250. #define UIC_MTDE 0x40000000 /* MAL TXDE */
  1251. #define UIC_MRDE 0x20000000 /* MAL RXDE */
  1252. #define UIC_DEUE 0x10000000 /* DDR SDRAM ECC uncorrectible error*/
  1253. #define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
  1254. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1255. #define UIC_EBMI 0x02000000 /* EBMI interrupt status */
  1256. #define UIC_OPB 0x01000000 /* OPB to PLB bridge interrupt stat */
  1257. #define UIC_MSI3 0x00800000 /* PCI MSI level 3 */
  1258. #define UIC_MSI4 0x00400000 /* PCI MSI level 4 */
  1259. #define UIC_MSI5 0x00200000 /* PCI MSI level 5 */
  1260. #define UIC_MSI6 0x00100000 /* PCI MSI level 6 */
  1261. #define UIC_MSI7 0x00080000 /* PCI MSI level 7 */
  1262. #define UIC_MSI8 0x00040000 /* PCI MSI level 8 */
  1263. #define UIC_MSI9 0x00020000 /* PCI MSI level 9 */
  1264. #define UIC_MSI10 0x00010000 /* PCI MSI level 10 */
  1265. #define UIC_MSI11 0x00008000 /* PCI MSI level 11 */
  1266. #define UIC_PPMI 0x00004000 /* PPM interrupt status */
  1267. #define UIC_EIR7 0x00002000 /* External interrupt 7 */
  1268. #define UIC_EIR8 0x00001000 /* External interrupt 8 */
  1269. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  1270. #define UIC_EIR10 0x00000400 /* External interrupt 10 */
  1271. #define UIC_EIR11 0x00000200 /* External interrupt 11 */
  1272. #define UIC_EIR12 0x00000100 /* External interrupt 12 */
  1273. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1274. #define UIC_RSVD2 0x00000040 /* Reserved */
  1275. #define UIC_RSVD3 0x00000020 /* Reserved */
  1276. #define UIC_PAE 0x00000010 /* PCI asynchronous error */
  1277. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  1278. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1279. #define UIC_ETH1 0x00000002 /* Ethernet 1 */
  1280. #define UIC_EWU1 0x00000001 /* Ethernet 1 wakeup */
  1281. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1282. #define UIC_EIR2 0x80000000 /* External interrupt 2 */
  1283. #define UIC_U0 0x40000000 /* UART 0 */
  1284. #define UIC_SPI 0x20000000 /* SPI */
  1285. #define UIC_TRNGAL 0x10000000 /* TRNG alarm */
  1286. #define UIC_DEUE 0x08000000 /* DDR SDRAM ECC correct/uncorrectable error */
  1287. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1288. #define UIC_NDFC 0x02000000 /* NDFC */
  1289. #define UIC_EIPPKPSE 0x01000000 /* EIPPKP slave error */
  1290. #define UIC_P0MSI1 0x00800000 /* PCI0 MSI level 1 */
  1291. #define UIC_P0MSI2 0x00400000 /* PCI0 MSI level 2 */
  1292. #define UIC_P0MSI3 0x00200000 /* PCI0 MSI level 3 */
  1293. #define UIC_L2C 0x00100000 /* L2 cache */
  1294. #define UIC_CT0 0x00080000 /* GPT compare timer 0 */
  1295. #define UIC_CT1 0x00040000 /* GPT compare timer 1 */
  1296. #define UIC_CT2 0x00020000 /* GPT compare timer 2 */
  1297. #define UIC_CT3 0x00010000 /* GPT compare timer 3 */
  1298. #define UIC_CT4 0x00008000 /* GPT compare timer 4 */
  1299. #define UIC_CT5 0x00004000 /* GPT compare timer 5 */
  1300. #define UIC_CT6 0x00002000 /* GPT compare timer 6 */
  1301. #define UIC_GPTDC 0x00001000 /* GPT decrementer pulse */
  1302. #define UIC_EIR3 0x00000800 /* External interrupt 3 */
  1303. #define UIC_EIR4 0x00000400 /* External interrupt 4 */
  1304. #define UIC_DMAE 0x00000200 /* DMA error */
  1305. #define UIC_I2OE 0x00000100 /* I2O error */
  1306. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1307. #define UIC_P0AE 0x00000040 /* PCI0 asynchronous error */
  1308. #define UIC_EIR5 0x00000020 /* External interrupt 5 */
  1309. #define UIC_EIR6 0x00000010 /* External interrupt 6 */
  1310. #define UIC_U2 0x00000008 /* UART 2 */
  1311. #define UIC_U3 0x00000004 /* UART 3 */
  1312. #define UIC_EIR7 0x00000002 /* External interrupt 7 */
  1313. #define UIC_EIR8 0x00000001 /* External interrupt 8 */
  1314. #elif defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1315. #define UIC_MS 0x80000000 /* MAL SERR */
  1316. #define UIC_MTDE 0x40000000 /* MAL TXDE */
  1317. #define UIC_MRDE 0x20000000 /* MAL RXDE */
  1318. #define UIC_U2 0x10000000 /* UART 2 */
  1319. #define UIC_U3 0x08000000 /* UART 3 */
  1320. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1321. #define UIC_NDFC 0x02000000 /* NDFC */
  1322. #define UIC_KSLE 0x01000000 /* KASUMI slave error */
  1323. #define UIC_CT5 0x00800000 /* GPT compare timer 5 */
  1324. #define UIC_CT6 0x00400000 /* GPT compare timer 6 */
  1325. #define UIC_PLB34I0 0x00200000 /* PLB3X4X MIRQ0 */
  1326. #define UIC_PLB34I1 0x00100000 /* PLB3X4X MIRQ1 */
  1327. #define UIC_PLB34I2 0x00080000 /* PLB3X4X MIRQ2 */
  1328. #define UIC_PLB34I3 0x00040000 /* PLB3X4X MIRQ3 */
  1329. #define UIC_PLB34I4 0x00020000 /* PLB3X4X MIRQ4 */
  1330. #define UIC_PLB34I5 0x00010000 /* PLB3X4X MIRQ5 */
  1331. #define UIC_CT0 0x00008000 /* GPT compare timer 0 */
  1332. #define UIC_CT1 0x00004000 /* GPT compare timer 1 */
  1333. #define UIC_EIR7 0x00002000 /* External interrupt 7 */
  1334. #define UIC_EIR8 0x00001000 /* External interrupt 8 */
  1335. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  1336. #define UIC_CT2 0x00000400 /* GPT compare timer 2 */
  1337. #define UIC_CT3 0x00000200 /* GPT compare timer 3 */
  1338. #define UIC_CT4 0x00000100 /* GPT compare timer 4 */
  1339. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1340. #define UIC_GPTDC 0x00000040 /* GPT decrementer pulse */
  1341. #define UIC_RSVD0 0x00000020 /* Reserved */
  1342. #define UIC_EPCIPER 0x00000010 /* External PCI PERR */
  1343. #define UIC_EIR0 0x00000008 /* External interrupt 0 */
  1344. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1345. #define UIC_EIR1 0x00000002 /* External interrupt 1 */
  1346. #define UIC_EWU1 0x00000001 /* Ethernet 1 wakeup */
  1347. /* For compatibility with 405 code */
  1348. #define UIC_MAL_SERR UIC_MS
  1349. #define UIC_MAL_TXDE UIC_MTDE
  1350. #define UIC_MAL_RXDE UIC_MRDE
  1351. #define UIC_ENET UIC_ETH0
  1352. #elif !defined(CONFIG_440SPE)
  1353. #define UIC_MS 0x80000000 /* MAL SERR */
  1354. #define UIC_MTDE 0x40000000 /* MAL TXDE */
  1355. #define UIC_MRDE 0x20000000 /* MAL RXDE */
  1356. #define UIC_DEUE 0x10000000 /* DDR SDRAM ECC uncorrectible error*/
  1357. #define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
  1358. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1359. #define UIC_EBMI 0x02000000 /* EBMI interrupt status */
  1360. #define UIC_OPB 0x01000000 /* OPB to PLB bridge interrupt stat */
  1361. #define UIC_MSI3 0x00800000 /* PCI MSI level 3 */
  1362. #define UIC_MSI4 0x00400000 /* PCI MSI level 4 */
  1363. #define UIC_MSI5 0x00200000 /* PCI MSI level 5 */
  1364. #define UIC_MSI6 0x00100000 /* PCI MSI level 6 */
  1365. #define UIC_MSI7 0x00080000 /* PCI MSI level 7 */
  1366. #define UIC_MSI8 0x00040000 /* PCI MSI level 8 */
  1367. #define UIC_MSI9 0x00020000 /* PCI MSI level 9 */
  1368. #define UIC_MSI10 0x00010000 /* PCI MSI level 10 */
  1369. #define UIC_MSI11 0x00008000 /* PCI MSI level 11 */
  1370. #define UIC_PPMI 0x00004000 /* PPM interrupt status */
  1371. #define UIC_EIR7 0x00002000 /* External interrupt 7 */
  1372. #define UIC_EIR8 0x00001000 /* External interrupt 8 */
  1373. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  1374. #define UIC_EIR10 0x00000400 /* External interrupt 10 */
  1375. #define UIC_EIR11 0x00000200 /* External interrupt 11 */
  1376. #define UIC_EIR12 0x00000100 /* External interrupt 12 */
  1377. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1378. #define UIC_RSVD2 0x00000040 /* Reserved */
  1379. #define UIC_RSVD3 0x00000020 /* Reserved */
  1380. #define UIC_PAE 0x00000010 /* PCI asynchronous error */
  1381. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  1382. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1383. #define UIC_ETH1 0x00000002 /* Ethernet 1 */
  1384. #define UIC_EWU1 0x00000001 /* Ethernet 1 wakeup */
  1385. #endif /* CONFIG_440SP */
  1386. /* For compatibility with 405 code */
  1387. #define UIC_MAL_SERR UIC_MS
  1388. #define UIC_MAL_TXDE UIC_MTDE
  1389. #define UIC_MAL_RXDE UIC_MRDE
  1390. #define UIC_ENET UIC_ETH0
  1391. /*---------------------------------------------------------------------------+
  1392. | Universal interrupt controller 2 interrupts (UIC2)
  1393. +---------------------------------------------------------------------------*/
  1394. #if defined(CONFIG_440GX)
  1395. #define UIC_ETH2 0x80000000 /* Ethernet 2 */
  1396. #define UIC_EWU2 0x40000000 /* Ethernet 2 wakeup */
  1397. #define UIC_ETH3 0x20000000 /* Ethernet 3 */
  1398. #define UIC_EWU3 0x10000000 /* Ethernet 3 wakeup */
  1399. #define UIC_TAH0 0x08000000 /* TAH 0 */
  1400. #define UIC_TAH1 0x04000000 /* TAH 1 */
  1401. #define UIC_IMUOBFQ 0x02000000 /* IMU outbound free queue */
  1402. #define UIC_IMUIBPQ 0x01000000 /* IMU inbound post queue */
  1403. #define UIC_IMUIRQDB 0x00800000 /* IMU irq doorbell */
  1404. #define UIC_IMUIBDB 0x00400000 /* IMU inbound doorbell */
  1405. #define UIC_IMUMSG0 0x00200000 /* IMU inbound message 0 */
  1406. #define UIC_IMUMSG1 0x00100000 /* IMU inbound message 1 */
  1407. #define UIC_IMUTO 0x00080000 /* IMU timeout */
  1408. #define UIC_MSI12 0x00040000 /* PCI MSI level 12 */
  1409. #define UIC_MSI13 0x00020000 /* PCI MSI level 13 */
  1410. #define UIC_MSI14 0x00010000 /* PCI MSI level 14 */
  1411. #define UIC_MSI15 0x00008000 /* PCI MSI level 15 */
  1412. #define UIC_EIR13 0x00004000 /* External interrupt 13 */
  1413. #define UIC_EIR14 0x00002000 /* External interrupt 14 */
  1414. #define UIC_EIR15 0x00001000 /* External interrupt 15 */
  1415. #define UIC_EIR16 0x00000800 /* External interrupt 16 */
  1416. #define UIC_EIR17 0x00000400 /* External interrupt 17 */
  1417. #define UIC_PCIVPD 0x00000200 /* PCI VPD */
  1418. #define UIC_L2C 0x00000100 /* L2 Cache */
  1419. #define UIC_ETH2PCS 0x00000080 /* Ethernet 2 PCS */
  1420. #define UIC_ETH3PCS 0x00000040 /* Ethernet 3 PCS */
  1421. #define UIC_RSVD26 0x00000020 /* Reserved */
  1422. #define UIC_RSVD27 0x00000010 /* Reserved */
  1423. #define UIC_RSVD28 0x00000008 /* Reserved */
  1424. #define UIC_RSVD29 0x00000004 /* Reserved */
  1425. #define UIC_RSVD30 0x00000002 /* Reserved */
  1426. #define UIC_RSVD31 0x00000001 /* Reserved */
  1427. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1428. #define UIC_TAH0 0x80000000 /* TAHOE 0 */
  1429. #define UIC_TAH1 0x40000000 /* TAHOE 1 */
  1430. #define UIC_EIR9 0x20000000 /* External interrupt 9 */
  1431. #define UIC_MS 0x10000000 /* MAL SERR */
  1432. #define UIC_MTDE 0x08000000 /* MAL TXDE */
  1433. #define UIC_MRDE 0x04000000 /* MAL RXDE */
  1434. #define UIC_MTE 0x02000000 /* MAL TXEOB */
  1435. #define UIC_MRE 0x01000000 /* MAL RXEOB */
  1436. #define UIC_MCTX0 0x00800000 /* MAL interrupt coalescence TX0 */
  1437. #define UIC_MCTX1 0x00400000 /* MAL interrupt coalescence TX1 */
  1438. #define UIC_MCTX2 0x00200000 /* MAL interrupt coalescence TX2 */
  1439. #define UIC_MCTX3 0x00100000 /* MAL interrupt coalescence TX3 */
  1440. #define UIC_MCTR0 0x00080000 /* MAL interrupt coalescence TR0 */
  1441. #define UIC_MCTR1 0x00040000 /* MAL interrupt coalescence TR1 */
  1442. #define UIC_MCTR2 0x00020000 /* MAL interrupt coalescence TR2 */
  1443. #define UIC_MCTR3 0x00010000 /* MAL interrupt coalescence TR3 */
  1444. #define UIC_ETH0 0x00008000 /* Ethernet 0 */
  1445. #define UIC_ETH1 0x00004000 /* Ethernet 1 */
  1446. #define UIC_ETH2 0x00002000 /* Ethernet 2 */
  1447. #define UIC_ETH3 0x00001000 /* Ethernet 3 */
  1448. #define UIC_EWU0 0x00000800 /* Ethernet 0 wakeup */
  1449. #define UIC_EWU1 0x00000400 /* Ethernet 1 wakeup */
  1450. #define UIC_EWU2 0x00000200 /* Ethernet 2 wakeup */
  1451. #define UIC_EWU3 0x00000100 /* Ethernet 3 wakeup */
  1452. #define UIC_EIR10 0x00000080 /* External interrupt 10 */
  1453. #define UIC_EIR11 0x00000040 /* External interrupt 11 */
  1454. #define UIC_RSVD2 0x00000020 /* Reserved */
  1455. #define UIC_PLB4XAHB 0x00000010 /* PLB4XAHB / AHBARB error */
  1456. #define UIC_OTG 0x00000008 /* USB2.0 OTG */
  1457. #define UIC_EHCI 0x00000004 /* USB2.0 Host EHCI */
  1458. #define UIC_OHCI 0x00000002 /* USB2.0 Host OHCI */
  1459. #define UIC_OHCISMI 0x00000001 /* USB2.0 Host OHCI SMI */
  1460. #elif defined(CONFIG_440EPX) || defined(CONFIG_440GRX) /* UIC2 */
  1461. #define UIC_EIR5 0x80000000 /* External interrupt 5 */
  1462. #define UIC_EIR6 0x40000000 /* External interrupt 6 */
  1463. #define UIC_OPB 0x20000000 /* OPB to PLB bridge interrupt stat */
  1464. #define UIC_EIR2 0x10000000 /* External interrupt 2 */
  1465. #define UIC_EIR3 0x08000000 /* External interrupt 3 */
  1466. #define UIC_DDR2 0x04000000 /* DDR2 sdram */
  1467. #define UIC_MCTX0 0x02000000 /* MAl intp coalescence TX0 */
  1468. #define UIC_MCTX1 0x01000000 /* MAl intp coalescence TX1 */
  1469. #define UIC_MCTR0 0x00800000 /* MAl intp coalescence TR0 */
  1470. #define UIC_MCTR1 0x00400000 /* MAl intp coalescence TR1 */
  1471. #endif /* CONFIG_440GX */
  1472. /*---------------------------------------------------------------------------+
  1473. | Universal interrupt controller Base 0 interrupts (UICB0)
  1474. +---------------------------------------------------------------------------*/
  1475. #if defined(CONFIG_440GX)
  1476. #define UICB0_UIC0CI 0x80000000 /* UIC0 Critical Interrupt */
  1477. #define UICB0_UIC0NCI 0x40000000 /* UIC0 Noncritical Interrupt */
  1478. #define UICB0_UIC1CI 0x20000000 /* UIC1 Critical Interrupt */
  1479. #define UICB0_UIC1NCI 0x10000000 /* UIC1 Noncritical Interrupt */
  1480. #define UICB0_UIC2CI 0x08000000 /* UIC2 Critical Interrupt */
  1481. #define UICB0_UIC2NCI 0x04000000 /* UIC2 Noncritical Interrupt */
  1482. #define UICB0_ALL (UICB0_UIC0CI | UICB0_UIC0NCI | UICB0_UIC1CI | \
  1483. UICB0_UIC1NCI | UICB0_UIC2CI | UICB0_UIC2NCI)
  1484. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1485. #define UICB0_UIC1NCI 0x00000002 /* UIC1 Noncritical Interrupt */
  1486. #define UICB0_UIC1CI 0x00000001 /* UIC1 Critical Interrupt */
  1487. #define UICB0_UIC2NCI 0x00200000 /* UIC2 Noncritical Interrupt */
  1488. #define UICB0_UIC2CI 0x00100000 /* UIC2 Critical Interrupt */
  1489. #define UICB0_UIC3NCI 0x00008000 /* UIC3 Noncritical Interrupt */
  1490. #define UICB0_UIC3CI 0x00004000 /* UIC3 Critical Interrupt */
  1491. #define UICB0_ALL (UICB0_UIC1CI | UICB0_UIC1NCI | UICB0_UIC2CI | \
  1492. UICB0_UIC2NCI | UICB0_UIC3CI | UICB0_UIC3NCI)
  1493. #elif defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1494. #define UICB0_UIC1CI 0x00000001 /* UIC1 Critical Interrupt */
  1495. #define UICB0_UIC1NCI 0x00000002 /* UIC1 Noncritical Interrupt */
  1496. #define UICB0_UIC2CI 0x00000004 /* UIC2 Critical Interrupt */
  1497. #define UICB0_UIC2NCI 0x00000008 /* UIC2 Noncritical Interrupt */
  1498. #define UICB0_ALL (UICB0_UIC1CI | UICB0_UIC1NCI | \
  1499. UICB0_UIC1CI | UICB0_UIC2NCI)
  1500. #elif defined(CONFIG_440GP) || defined(CONFIG_440SP) || \
  1501. defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1502. #define UICB0_UIC1CI 0x00000001 /* UIC1 Critical Interrupt */
  1503. #define UICB0_UIC1NCI 0x00000002 /* UIC1 Noncritical Interrupt */
  1504. #define UICB0_ALL (UICB0_UIC1CI | UICB0_UIC1NCI)
  1505. #endif /* CONFIG_440GX */
  1506. /*---------------------------------------------------------------------------+
  1507. | Universal interrupt controller interrupts
  1508. +---------------------------------------------------------------------------*/
  1509. #if defined(CONFIG_440SPE)
  1510. /*#define UICB0_UIC0CI 0x80000000*/ /* UIC0 Critical Interrupt */
  1511. /*#define UICB0_UIC0NCI 0x40000000*/ /* UIC0 Noncritical Interrupt */
  1512. #define UICB0_UIC1CI 0x00000002 /* UIC1 Critical Interrupt */
  1513. #define UICB0_UIC1NCI 0x00000001 /* UIC1 Noncritical Interrupt */
  1514. #define UICB0_UIC2CI 0x00200000 /* UIC2 Critical Interrupt */
  1515. #define UICB0_UIC2NCI 0x00100000 /* UIC2 Noncritical Interrupt */
  1516. #define UICB0_UIC3CI 0x00008000 /* UIC3 Critical Interrupt */
  1517. #define UICB0_UIC3NCI 0x00004000 /* UIC3 Noncritical Interrupt */
  1518. #define UICB0_ALL (UICB0_UIC1CI | UICB0_UIC1NCI | UICB0_UIC2CI | \
  1519. UICB0_UIC2NCI | UICB0_UIC3CI | UICB0_UIC3NCI)
  1520. /*---------------------------------------------------------------------------+
  1521. | Universal interrupt controller 0 interrupts (UIC0)
  1522. +---------------------------------------------------------------------------*/
  1523. #define UIC_U0 0x80000000 /* UART 0 */
  1524. #define UIC_U1 0x40000000 /* UART 1 */
  1525. #define UIC_IIC0 0x20000000 /* IIC */
  1526. #define UIC_IIC1 0x10000000 /* IIC */
  1527. #define UIC_PIM 0x08000000 /* PCI inbound message */
  1528. #define UIC_PCRW 0x04000000 /* PCI command register write */
  1529. #define UIC_PPM 0x02000000 /* PCI power management */
  1530. #define UIC_PVPDA 0x01000000 /* PCIx 0 vpd access */
  1531. #define UIC_MSI0 0x00800000 /* PCIx MSI level 0 */
  1532. #define UIC_EIR15 0x00400000 /* External intp 15 */
  1533. #define UIC_PEMSI0 0x00080000 /* PCIe MSI level 0 */
  1534. #define UIC_PEMSI1 0x00040000 /* PCIe MSI level 1 */
  1535. #define UIC_PEMSI2 0x00020000 /* PCIe MSI level 2 */
  1536. #define UIC_PEMSI3 0x00010000 /* PCIe MSI level 3 */
  1537. #define UIC_EIR14 0x00002000 /* External interrupt 14 */
  1538. #define UIC_D0CPFF 0x00001000 /* DMA0 cp fifo full */
  1539. #define UIC_D0CSNS 0x00000800 /* DMA0 cs fifo needs service */
  1540. #define UIC_D1CPFF 0x00000400 /* DMA1 cp fifo full */
  1541. #define UIC_D1CSNS 0x00000200 /* DMA1 cs fifo needs service */
  1542. #define UIC_I2OID 0x00000100 /* I2O inbound door bell */
  1543. #define UIC_I2OLNE 0x00000080 /* I2O Inbound Post List FIFO Not Empty */
  1544. #define UIC_I20R0LL 0x00000040 /* I2O Region 0 Low Latency PLB Write */
  1545. #define UIC_I2OR1LL 0x00000020 /* I2O Region 1 Low Latency PLB Write */
  1546. #define UIC_I20R0HB 0x00000010 /* I2O Region 0 High Bandwidth PLB Write */
  1547. #define UIC_I2OR1HB 0x00000008 /* I2O Region 1 High Bandwidth PLB Write */
  1548. #define UIC_CPTCNT 0x00000004 /* GPT Count Timer */
  1549. /*---------------------------------------------------------------------------+
  1550. | Universal interrupt controller 1 interrupts (UIC1)
  1551. +---------------------------------------------------------------------------*/
  1552. #define UIC_EIR13 0x80000000 /* externei intp 13 */
  1553. #define UIC_MS 0x40000000 /* MAL SERR */
  1554. #define UIC_MTDE 0x20000000 /* MAL TXDE */
  1555. #define UIC_MRDE 0x10000000 /* MAL RXDE */
  1556. #define UIC_DEUE 0x08000000 /* DDR SDRAM ECC correct/uncorrectable error */
  1557. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1558. #define UIC_MTE 0x02000000 /* MAL TXEOB */
  1559. #define UIC_MRE 0x01000000 /* MAL RXEOB */
  1560. #define UIC_MSI1 0x00800000 /* PCI MSI level 1 */
  1561. #define UIC_MSI2 0x00400000 /* PCI MSI level 2 */
  1562. #define UIC_MSI3 0x00200000 /* PCI MSI level 3 */
  1563. #define UIC_L2C 0x00100000 /* L2 cache */
  1564. #define UIC_CT0 0x00080000 /* GPT compare timer 0 */
  1565. #define UIC_CT1 0x00040000 /* GPT compare timer 1 */
  1566. #define UIC_CT2 0x00020000 /* GPT compare timer 2 */
  1567. #define UIC_CT3 0x00010000 /* GPT compare timer 3 */
  1568. #define UIC_CT4 0x00008000 /* GPT compare timer 4 */
  1569. #define UIC_EIR12 0x00004000 /* External interrupt 12 */
  1570. #define UIC_EIR11 0x00002000 /* External interrupt 11 */
  1571. #define UIC_EIR10 0x00001000 /* External interrupt 10 */
  1572. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  1573. #define UIC_EIR8 0x00000400 /* External interrupt 8 */
  1574. #define UIC_DMAE 0x00000200 /* dma error */
  1575. #define UIC_I2OE 0x00000100 /* i2o error */
  1576. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1577. #define UIC_PCIXAE 0x00000040 /* Pcix0 async error */
  1578. #define UIC_EIR7 0x00000020 /* External interrupt 7 */
  1579. #define UIC_EIR6 0x00000010 /* External interrupt 6 */
  1580. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  1581. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1582. #define UIC_ETH1 0x00000002 /* reserved */
  1583. #define UIC_XOR 0x00000001 /* xor */
  1584. /*---------------------------------------------------------------------------+
  1585. | Universal interrupt controller 2 interrupts (UIC2)
  1586. +---------------------------------------------------------------------------*/
  1587. #define UIC_PEOAL 0x80000000 /* PE0 AL */
  1588. #define UIC_PEOVA 0x40000000 /* PE0 VPD access */
  1589. #define UIC_PEOHRR 0x20000000 /* PE0 Host reset request rising */
  1590. #define UIC_PE0HRF 0x10000000 /* PE0 Host reset request falling */
  1591. #define UIC_PE0TCR 0x08000000 /* PE0 TCR */
  1592. #define UIC_PE0BVCO 0x04000000 /* PE0 Busmaster VCO */
  1593. #define UIC_PE0DCRE 0x02000000 /* PE0 DCR error */
  1594. #define UIC_PE1AL 0x00800000 /* PE1 AL */
  1595. #define UIC_PE1VA 0x00400000 /* PE1 VPD access */
  1596. #define UIC_PE1HRR 0x00200000 /* PE1 Host reset request rising */
  1597. #define UIC_PE1HRF 0x00100000 /* PE1 Host reset request falling */
  1598. #define UIC_PE1TCR 0x00080000 /* PE1 TCR */
  1599. #define UIC_PE1BVCO 0x00040000 /* PE1 Busmaster VCO */
  1600. #define UIC_PE1DCRE 0x00020000 /* PE1 DCR error */
  1601. #define UIC_PE2AL 0x00008000 /* PE2 AL */
  1602. #define UIC_PE2VA 0x00004000 /* PE2 VPD access */
  1603. #define UIC_PE2HRR 0x00002000 /* PE2 Host reset request rising */
  1604. #define UIC_PE2HRF 0x00001000 /* PE2 Host reset request falling */
  1605. #define UIC_PE2TCR 0x00000800 /* PE2 TCR */
  1606. #define UIC_PE2BVCO 0x00000400 /* PE2 Busmaster VCO */
  1607. #define UIC_PE2DCRE 0x00000200 /* PE2 DCR error */
  1608. #define UIC_EIR5 0x00000080 /* External interrupt 5 */
  1609. #define UIC_EIR4 0x00000040 /* External interrupt 4 */
  1610. #define UIC_EIR3 0x00000020 /* External interrupt 3 */
  1611. #define UIC_EIR2 0x00000010 /* External interrupt 2 */
  1612. #define UIC_EIR1 0x00000008 /* External interrupt 1 */
  1613. #define UIC_EIR0 0x00000004 /* External interrupt 0 */
  1614. #endif /* CONFIG_440SPE */
  1615. /*-----------------------------------------------------------------------------+
  1616. | External Bus Controller Bit Settings
  1617. +-----------------------------------------------------------------------------*/
  1618. #define EBC_CFGADDR_MASK 0x0000003F
  1619. #define EBC_BXCR_BAS_ENCODE(n) ((((unsigned long)(n))&0xFFF00000)<<0)
  1620. #define EBC_BXCR_BS_MASK 0x000E0000
  1621. #define EBC_BXCR_BS_1MB 0x00000000
  1622. #define EBC_BXCR_BS_2MB 0x00020000
  1623. #define EBC_BXCR_BS_4MB 0x00040000
  1624. #define EBC_BXCR_BS_8MB 0x00060000
  1625. #define EBC_BXCR_BS_16MB 0x00080000
  1626. #define EBC_BXCR_BS_32MB 0x000A0000
  1627. #define EBC_BXCR_BS_64MB 0x000C0000
  1628. #define EBC_BXCR_BS_128MB 0x000E0000
  1629. #define EBC_BXCR_BU_MASK 0x00018000
  1630. #define EBC_BXCR_BU_R 0x00008000
  1631. #define EBC_BXCR_BU_W 0x00010000
  1632. #define EBC_BXCR_BU_RW 0x00018000
  1633. #define EBC_BXCR_BW_MASK 0x00006000
  1634. #define EBC_BXCR_BW_8BIT 0x00000000
  1635. #define EBC_BXCR_BW_16BIT 0x00002000
  1636. #define EBC_BXCR_BW_32BIT 0x00006000
  1637. #define EBC_BXAP_BME_ENABLED 0x80000000
  1638. #define EBC_BXAP_BME_DISABLED 0x00000000
  1639. #define EBC_BXAP_TWT_ENCODE(n) ((((unsigned long)(n))&0xFF)<<23)
  1640. #define EBC_BXAP_BCE_DISABLE 0x00000000
  1641. #define EBC_BXAP_BCE_ENABLE 0x00400000
  1642. #define EBC_BXAP_BCT_MASK 0x00300000
  1643. #define EBC_BXAP_BCT_2TRANS 0x00000000
  1644. #define EBC_BXAP_BCT_4TRANS 0x00100000
  1645. #define EBC_BXAP_BCT_8TRANS 0x00200000
  1646. #define EBC_BXAP_BCT_16TRANS 0x00300000
  1647. #define EBC_BXAP_CSN_ENCODE(n) ((((unsigned long)(n))&0x3)<<18)
  1648. #define EBC_BXAP_OEN_ENCODE(n) ((((unsigned long)(n))&0x3)<<16)
  1649. #define EBC_BXAP_WBN_ENCODE(n) ((((unsigned long)(n))&0x3)<<14)
  1650. #define EBC_BXAP_WBF_ENCODE(n) ((((unsigned long)(n))&0x3)<<12)
  1651. #define EBC_BXAP_TH_ENCODE(n) ((((unsigned long)(n))&0x7)<<9)
  1652. #define EBC_BXAP_RE_ENABLED 0x00000100
  1653. #define EBC_BXAP_RE_DISABLED 0x00000000
  1654. #define EBC_BXAP_SOR_DELAYED 0x00000000
  1655. #define EBC_BXAP_SOR_NONDELAYED 0x00000080
  1656. #define EBC_BXAP_BEM_WRITEONLY 0x00000000
  1657. #define EBC_BXAP_BEM_RW 0x00000040
  1658. #define EBC_BXAP_PEN_DISABLED 0x00000000
  1659. #define EBC_CFG_LE_MASK 0x80000000
  1660. #define EBC_CFG_LE_UNLOCK 0x00000000
  1661. #define EBC_CFG_LE_LOCK 0x80000000
  1662. #define EBC_CFG_PTD_MASK 0x40000000
  1663. #define EBC_CFG_PTD_ENABLE 0x00000000
  1664. #define EBC_CFG_PTD_DISABLE 0x40000000
  1665. #define EBC_CFG_RTC_MASK 0x38000000
  1666. #define EBC_CFG_RTC_16PERCLK 0x00000000
  1667. #define EBC_CFG_RTC_32PERCLK 0x08000000
  1668. #define EBC_CFG_RTC_64PERCLK 0x10000000
  1669. #define EBC_CFG_RTC_128PERCLK 0x18000000
  1670. #define EBC_CFG_RTC_256PERCLK 0x20000000
  1671. #define EBC_CFG_RTC_512PERCLK 0x28000000
  1672. #define EBC_CFG_RTC_1024PERCLK 0x30000000
  1673. #define EBC_CFG_RTC_2048PERCLK 0x38000000
  1674. #define EBC_CFG_ATC_MASK 0x04000000
  1675. #define EBC_CFG_ATC_HI 0x00000000
  1676. #define EBC_CFG_ATC_PREVIOUS 0x04000000
  1677. #define EBC_CFG_DTC_MASK 0x02000000
  1678. #define EBC_CFG_DTC_HI 0x00000000
  1679. #define EBC_CFG_DTC_PREVIOUS 0x02000000
  1680. #define EBC_CFG_CTC_MASK 0x01000000
  1681. #define EBC_CFG_CTC_HI 0x00000000
  1682. #define EBC_CFG_CTC_PREVIOUS 0x01000000
  1683. #define EBC_CFG_OEO_MASK 0x00800000
  1684. #define EBC_CFG_OEO_HI 0x00000000
  1685. #define EBC_CFG_OEO_PREVIOUS 0x00800000
  1686. #define EBC_CFG_EMC_MASK 0x00400000
  1687. #define EBC_CFG_EMC_NONDEFAULT 0x00000000
  1688. #define EBC_CFG_EMC_DEFAULT 0x00400000
  1689. #define EBC_CFG_PME_MASK 0x00200000
  1690. #define EBC_CFG_PME_DISABLE 0x00000000
  1691. #define EBC_CFG_PME_ENABLE 0x00200000
  1692. #define EBC_CFG_PMT_MASK 0x001F0000
  1693. #define EBC_CFG_PMT_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
  1694. #define EBC_CFG_PR_MASK 0x0000C000
  1695. #define EBC_CFG_PR_16 0x00000000
  1696. #define EBC_CFG_PR_32 0x00004000
  1697. #define EBC_CFG_PR_64 0x00008000
  1698. #define EBC_CFG_PR_128 0x0000C000
  1699. /*-----------------------------------------------------------------------------+
  1700. | SDR0 Bit Settings
  1701. +-----------------------------------------------------------------------------*/
  1702. #if defined(CONFIG_440SP)
  1703. #define SDR0_SRST 0x0200
  1704. #define SDR0_DDR0 0x00E1
  1705. #define SDR0_DDR0_DPLLRST 0x80000000
  1706. #define SDR0_DDR0_DDRM_MASK 0x60000000
  1707. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  1708. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  1709. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  1710. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  1711. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  1712. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  1713. #endif
  1714. #if defined(CONFIG_440SPE)
  1715. #define SDR0_CP440 0x0180
  1716. #define SDR0_CP440_ERPN_MASK 0x30000000
  1717. #define SDR0_CP440_ERPN_MASK_HI 0x3000
  1718. #define SDR0_CP440_ERPN_MASK_LO 0x0000
  1719. #define SDR0_CP440_ERPN_EBC 0x10000000
  1720. #define SDR0_CP440_ERPN_EBC_HI 0x1000
  1721. #define SDR0_CP440_ERPN_EBC_LO 0x0000
  1722. #define SDR0_CP440_ERPN_PCI 0x20000000
  1723. #define SDR0_CP440_ERPN_PCI_HI 0x2000
  1724. #define SDR0_CP440_ERPN_PCI_LO 0x0000
  1725. #define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  1726. #define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  1727. #define SDR0_CP440_NTO1_MASK 0x00000002
  1728. #define SDR0_CP440_NTO1_NTOP 0x00000000
  1729. #define SDR0_CP440_NTO1_NTO1 0x00000002
  1730. #define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  1731. #define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  1732. #define SDR0_SDSTP0 0x0020
  1733. #define SDR0_SDSTP0_ENG_MASK 0x80000000
  1734. #define SDR0_SDSTP0_ENG_PLLDIS 0x00000000
  1735. #define SDR0_SDSTP0_ENG_PLLENAB 0x80000000
  1736. #define SDR0_SDSTP0_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  1737. #define SDR0_SDSTP0_ENG_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  1738. #define SDR0_SDSTP0_SRC_MASK 0x40000000
  1739. #define SDR0_SDSTP0_SRC_PLLOUTA 0x00000000
  1740. #define SDR0_SDSTP0_SRC_PLLOUTB 0x40000000
  1741. #define SDR0_SDSTP0_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1742. #define SDR0_SDSTP0_SRC_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1743. #define SDR0_SDSTP0_SEL_MASK 0x38000000
  1744. #define SDR0_SDSTP0_SEL_PLLOUT 0x00000000
  1745. #define SDR0_SDSTP0_SEL_CPU 0x08000000
  1746. #define SDR0_SDSTP0_SEL_EBC 0x28000000
  1747. #define SDR0_SDSTP0_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<27)
  1748. #define SDR0_SDSTP0_SEL_DECODE(n) ((((unsigned long)(n))>>27)&0x07)
  1749. #define SDR0_SDSTP0_TUNE_MASK 0x07FE0000
  1750. #define SDR0_SDSTP0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<17)
  1751. #define SDR0_SDSTP0_TUNE_DECODE(n) ((((unsigned long)(n))>>17)&0x3FF)
  1752. #define SDR0_SDSTP0_FBDV_MASK 0x0001F000
  1753. #define SDR0_SDSTP0_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
  1754. #define SDR0_SDSTP0_FBDV_DECODE(n) ((((((unsigned long)(n))>>12)-1)&0x1F)+1)
  1755. #define SDR0_SDSTP0_FWDVA_MASK 0x00000F00
  1756. #define SDR0_SDSTP0_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<8)
  1757. #define SDR0_SDSTP0_FWDVA_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x0F)+1)
  1758. #define SDR0_SDSTP0_FWDVB_MASK 0x000000E0
  1759. #define SDR0_SDSTP0_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<5)
  1760. #define SDR0_SDSTP0_FWDVB_DECODE(n) ((((((unsigned long)(n))>>5)-1)&0x07)+1)
  1761. #define SDR0_SDSTP0_PRBDV0_MASK 0x0000001C
  1762. #define SDR0_SDSTP0_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<2)
  1763. #define SDR0_SDSTP0_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>2)-1)&0x07)+1)
  1764. #define SDR0_SDSTP0_OPBDV0_MASK 0x00000003
  1765. #define SDR0_SDSTP0_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<0)
  1766. #define SDR0_SDSTP0_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x03)+1)
  1767. #define SDR0_SDSTP1 0x0021
  1768. #define SDR0_SDSTP1_LFBDV_MASK 0xFC000000
  1769. #define SDR0_SDSTP1_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<26)
  1770. #define SDR0_SDSTP1_LFBDV_DECODE(n) ((((unsigned long)(n))>>26)&0x3F)
  1771. #define SDR0_SDSTP1_PERDV0_MASK 0x03000000
  1772. #define SDR0_SDSTP1_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  1773. #define SDR0_SDSTP1_PERDV0_DECODE(n) ((((unsigned long)(n))>>24)&0x03)
  1774. #define SDR0_SDSTP1_MALDV0_MASK 0x00C00000
  1775. #define SDR0_SDSTP1_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<22)
  1776. #define SDR0_SDSTP1_MALDV0_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  1777. #define SDR0_SDSTP1_DDR_MODE_MASK 0x00300000
  1778. #define SDR0_SDSTP1_DDR1_MODE 0x00100000
  1779. #define SDR0_SDSTP1_DDR2_MODE 0x00200000
  1780. #define SDR0_SDSTP1_DDR_ENCODE(n) ((((unsigned long)(n))&0x03)<<20)
  1781. #define SDR0_SDSTP1_DDR_DECODE(n) ((((unsigned long)(n))>>20)&0x03)
  1782. #define SDR0_SDSTP1_ERPN_MASK 0x00080000
  1783. #define SDR0_SDSTP1_ERPN_EBC 0x00000000
  1784. #define SDR0_SDSTP1_ERPN_PCI 0x00080000
  1785. #define SDR0_SDSTP1_PAE_MASK 0x00040000
  1786. #define SDR0_SDSTP1_PAE_DISABLE 0x00000000
  1787. #define SDR0_SDSTP1_PAE_ENABLE 0x00040000
  1788. #define SDR0_SDSTP1_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  1789. #define SDR0_SDSTP1_PAE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  1790. #define SDR0_SDSTP1_PHCE_MASK 0x00020000
  1791. #define SDR0_SDSTP1_PHCE_DISABLE 0x00000000
  1792. #define SDR0_SDSTP1_PHCE_ENABLE 0x00020000
  1793. #define SDR0_SDSTP1_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  1794. #define SDR0_SDSTP1_PHCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  1795. #define SDR0_SDSTP1_PISE_MASK 0x00010000
  1796. #define SDR0_SDSTP1_PISE_DISABLE 0x00000000
  1797. #define SDR0_SDSTP1_PISE_ENABLE 0x00001000
  1798. #define SDR0_SDSTP1_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  1799. #define SDR0_SDSTP1_PISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  1800. #define SDR0_SDSTP1_PCWE_MASK 0x00008000
  1801. #define SDR0_SDSTP1_PCWE_DISABLE 0x00000000
  1802. #define SDR0_SDSTP1_PCWE_ENABLE 0x00008000
  1803. #define SDR0_SDSTP1_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  1804. #define SDR0_SDSTP1_PCWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  1805. #define SDR0_SDSTP1_PPIM_MASK 0x00007800
  1806. #define SDR0_SDSTP1_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  1807. #define SDR0_SDSTP1_PPIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  1808. #define SDR0_SDSTP1_PR64E_MASK 0x00000400
  1809. #define SDR0_SDSTP1_PR64E_DISABLE 0x00000000
  1810. #define SDR0_SDSTP1_PR64E_ENABLE 0x00000400
  1811. #define SDR0_SDSTP1_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<10)
  1812. #define SDR0_SDSTP1_PR64E_DECODE(n) ((((unsigned long)(n))>>10)&0x01)
  1813. #define SDR0_SDSTP1_PXFS_MASK 0x00000300
  1814. #define SDR0_SDSTP1_PXFS_100_133 0x00000000
  1815. #define SDR0_SDSTP1_PXFS_66_100 0x00000100
  1816. #define SDR0_SDSTP1_PXFS_50_66 0x00000200
  1817. #define SDR0_SDSTP1_PXFS_0_50 0x00000300
  1818. #define SDR0_SDSTP1_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  1819. #define SDR0_SDSTP1_PXFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  1820. #define SDR0_SDSTP1_EBCW_MASK 0x00000080 /* SOP */
  1821. #define SDR0_SDSTP1_EBCW_8_BITS 0x00000000 /* SOP */
  1822. #define SDR0_SDSTP1_EBCW_16_BITS 0x00000080 /* SOP */
  1823. #define SDR0_SDSTP1_DBGEN_MASK 0x00000030 /* $218C */
  1824. #define SDR0_SDSTP1_DBGEN_FUNC 0x00000000
  1825. #define SDR0_SDSTP1_DBGEN_TRACE 0x00000010
  1826. #define SDR0_SDSTP1_DBGEN_ENCODE(n) ((((unsigned long)(n))&0x03)<<4) /* $218C */
  1827. #define SDR0_SDSTP1_DBGEN_DECODE(n) ((((unsigned long)(n))>>4)&0x03) /* $218C */
  1828. #define SDR0_SDSTP1_ETH_MASK 0x00000004
  1829. #define SDR0_SDSTP1_ETH_10_100 0x00000000
  1830. #define SDR0_SDSTP1_ETH_GIGA 0x00000004
  1831. #define SDR0_SDSTP1_ETH_ENCODE(n) ((((unsigned long)(n))&0x01)<<2)
  1832. #define SDR0_SDSTP1_ETH_DECODE(n) ((((unsigned long)(n))>>2)&0x01)
  1833. #define SDR0_SDSTP1_NTO1_MASK 0x00000001
  1834. #define SDR0_SDSTP1_NTO1_DISABLE 0x00000000
  1835. #define SDR0_SDSTP1_NTO1_ENABLE 0x00000001
  1836. #define SDR0_SDSTP1_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<0)
  1837. #define SDR0_SDSTP1_NTO1_DECODE(n) ((((unsigned long)(n))>>0)&0x01)
  1838. #define SDR0_SDSTP2 0x0022
  1839. #define SDR0_SDSTP2_P1AE_MASK 0x80000000
  1840. #define SDR0_SDSTP2_P1AE_DISABLE 0x00000000
  1841. #define SDR0_SDSTP2_P1AE_ENABLE 0x80000000
  1842. #define SDR0_SDSTP2_P1AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  1843. #define SDR0_SDSTP2_P1AE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  1844. #define SDR0_SDSTP2_P1HCE_MASK 0x40000000
  1845. #define SDR0_SDSTP2_P1HCE_DISABLE 0x00000000
  1846. #define SDR0_SDSTP2_P1HCE_ENABLE 0x40000000
  1847. #define SDR0_SDSTP2_P1HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1848. #define SDR0_SDSTP2_P1HCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1849. #define SDR0_SDSTP2_P1ISE_MASK 0x20000000
  1850. #define SDR0_SDSTP2_P1ISE_DISABLE 0x00000000
  1851. #define SDR0_SDSTP2_P1ISE_ENABLE 0x20000000
  1852. #define SDR0_SDSTP2_P1ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1853. #define SDR0_SDSTP2_P1ISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1854. #define SDR0_SDSTP2_P1CWE_MASK 0x10000000
  1855. #define SDR0_SDSTP2_P1CWE_DISABLE 0x00000000
  1856. #define SDR0_SDSTP2_P1CWE_ENABLE 0x10000000
  1857. #define SDR0_SDSTP2_P1CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  1858. #define SDR0_SDSTP2_P1CWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  1859. #define SDR0_SDSTP2_P1PIM_MASK 0x0F000000
  1860. #define SDR0_SDSTP2_P1PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  1861. #define SDR0_SDSTP2_P1PIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  1862. #define SDR0_SDSTP2_P1R64E_MASK 0x00800000
  1863. #define SDR0_SDSTP2_P1R64E_DISABLE 0x00000000
  1864. #define SDR0_SDSTP2_P1R64E_ENABLE 0x00800000
  1865. #define SDR0_SDSTP2_P1R64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  1866. #define SDR0_SDSTP2_P1R64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  1867. #define SDR0_SDSTP2_P1XFS_MASK 0x00600000
  1868. #define SDR0_SDSTP2_P1XFS_100_133 0x00000000
  1869. #define SDR0_SDSTP2_P1XFS_66_100 0x00200000
  1870. #define SDR0_SDSTP2_P1XFS_50_66 0x00400000
  1871. #define SDR0_SDSTP2_P1XFS_0_50 0x00600000
  1872. #define SDR0_SDSTP2_P1XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  1873. #define SDR0_SDSTP2_P1XFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  1874. #define SDR0_SDSTP2_P2AE_MASK 0x00040000
  1875. #define SDR0_SDSTP2_P2AE_DISABLE 0x00000000
  1876. #define SDR0_SDSTP2_P2AE_ENABLE 0x00040000
  1877. #define SDR0_SDSTP2_P2AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  1878. #define SDR0_SDSTP2_P2AE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  1879. #define SDR0_SDSTP2_P2HCE_MASK 0x00020000
  1880. #define SDR0_SDSTP2_P2HCE_DISABLE 0x00000000
  1881. #define SDR0_SDSTP2_P2HCE_ENABLE 0x00020000
  1882. #define SDR0_SDSTP2_P2HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  1883. #define SDR0_SDSTP2_P2HCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  1884. #define SDR0_SDSTP2_P2ISE_MASK 0x00010000
  1885. #define SDR0_SDSTP2_P2ISE_DISABLE 0x00000000
  1886. #define SDR0_SDSTP2_P2ISE_ENABLE 0x00010000
  1887. #define SDR0_SDSTP2_P2ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  1888. #define SDR0_SDSTP2_P2ISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  1889. #define SDR0_SDSTP2_P2CWE_MASK 0x00008000
  1890. #define SDR0_SDSTP2_P2CWE_DISABLE 0x00000000
  1891. #define SDR0_SDSTP2_P2CWE_ENABLE 0x00008000
  1892. #define SDR0_SDSTP2_P2CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  1893. #define SDR0_SDSTP2_P2CWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  1894. #define SDR0_SDSTP2_P2PIM_MASK 0x00007800
  1895. #define SDR0_SDSTP2_P2PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  1896. #define SDR0_SDSTP2_P2PIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  1897. #define SDR0_SDSTP2_P2XFS_MASK 0x00000300
  1898. #define SDR0_SDSTP2_P2XFS_100_133 0x00000000
  1899. #define SDR0_SDSTP2_P2XFS_66_100 0x00000100
  1900. #define SDR0_SDSTP2_P2XFS_50_66 0x00000200
  1901. #define SDR0_SDSTP2_P2XFS_0_50 0x00000100
  1902. #define SDR0_SDSTP2_P2XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  1903. #define SDR0_SDSTP2_P2XFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  1904. #define SDR0_SDSTP3 0x0023
  1905. #define SDR0_PINSTP 0x0040
  1906. #define SDR0_PINSTP_BOOTSTRAP_MASK 0xC0000000 /* Strap Bits */
  1907. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS0 0x00000000 /* Default strap settings 0 (EBC boot) */
  1908. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS1 0x40000000 /* Default strap settings 1 (PCI boot) */
  1909. #define SDR0_PINSTP_BOOTSTRAP_IIC_54_EN 0x80000000 /* Serial Device Enabled - Addr = 0x54 */
  1910. #define SDR0_PINSTP_BOOTSTRAP_IIC_50_EN 0xC0000000 /* Serial Device Enabled - Addr = 0x50 */
  1911. #define SDR0_SDCS 0x0060
  1912. #define SDR0_ECID0 0x0080
  1913. #define SDR0_ECID1 0x0081
  1914. #define SDR0_ECID2 0x0082
  1915. #define SDR0_JTAG 0x00C0
  1916. #define SDR0_DDR0 0x00E1
  1917. #define SDR0_DDR0_DPLLRST 0x80000000
  1918. #define SDR0_DDR0_DDRM_MASK 0x60000000
  1919. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  1920. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  1921. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  1922. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  1923. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  1924. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  1925. #define SDR0_UART0 0x0120
  1926. #define SDR0_UART1 0x0121
  1927. #define SDR0_UART2 0x0122
  1928. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  1929. #define SDR0_UARTX_UXICS_PLB 0x20000000
  1930. #define SDR0_UARTX_UXEC_MASK 0x00800000
  1931. #define SDR0_UARTX_UXEC_INT 0x00000000
  1932. #define SDR0_UARTX_UXEC_EXT 0x00800000
  1933. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  1934. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  1935. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  1936. #define SDR0_CP440 0x0180
  1937. #define SDR0_CP440_ERPN_MASK 0x30000000
  1938. #define SDR0_CP440_ERPN_MASK_HI 0x3000
  1939. #define SDR0_CP440_ERPN_MASK_LO 0x0000
  1940. #define SDR0_CP440_ERPN_EBC 0x10000000
  1941. #define SDR0_CP440_ERPN_EBC_HI 0x1000
  1942. #define SDR0_CP440_ERPN_EBC_LO 0x0000
  1943. #define SDR0_CP440_ERPN_PCI 0x20000000
  1944. #define SDR0_CP440_ERPN_PCI_HI 0x2000
  1945. #define SDR0_CP440_ERPN_PCI_LO 0x0000
  1946. #define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  1947. #define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  1948. #define SDR0_CP440_NTO1_MASK 0x00000002
  1949. #define SDR0_CP440_NTO1_NTOP 0x00000000
  1950. #define SDR0_CP440_NTO1_NTO1 0x00000002
  1951. #define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  1952. #define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  1953. #define SDR0_XCR0 0x01C0
  1954. #define SDR0_XCR1 0x01C3
  1955. #define SDR0_XCR2 0x01C6
  1956. #define SDR0_XCRn_PAE_MASK 0x80000000
  1957. #define SDR0_XCRn_PAE_DISABLE 0x00000000
  1958. #define SDR0_XCRn_PAE_ENABLE 0x80000000
  1959. #define SDR0_XCRn_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  1960. #define SDR0_XCRn_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  1961. #define SDR0_XCRn_PHCE_MASK 0x40000000
  1962. #define SDR0_XCRn_PHCE_DISABLE 0x00000000
  1963. #define SDR0_XCRn_PHCE_ENABLE 0x40000000
  1964. #define SDR0_XCRn_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1965. #define SDR0_XCRn_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1966. #define SDR0_XCRn_PISE_MASK 0x20000000
  1967. #define SDR0_XCRn_PISE_DISABLE 0x00000000
  1968. #define SDR0_XCRn_PISE_ENABLE 0x20000000
  1969. #define SDR0_XCRn_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1970. #define SDR0_XCRn_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1971. #define SDR0_XCRn_PCWE_MASK 0x10000000
  1972. #define SDR0_XCRn_PCWE_DISABLE 0x00000000
  1973. #define SDR0_XCRn_PCWE_ENABLE 0x10000000
  1974. #define SDR0_XCRn_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  1975. #define SDR0_XCRn_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  1976. #define SDR0_XCRn_PPIM_MASK 0x0F000000
  1977. #define SDR0_XCRn_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  1978. #define SDR0_XCRn_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  1979. #define SDR0_XCRn_PR64E_MASK 0x00800000
  1980. #define SDR0_XCRn_PR64E_DISABLE 0x00000000
  1981. #define SDR0_XCRn_PR64E_ENABLE 0x00800000
  1982. #define SDR0_XCRn_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  1983. #define SDR0_XCRn_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  1984. #define SDR0_XCRn_PXFS_MASK 0x00600000
  1985. #define SDR0_XCRn_PXFS_100_133 0x00000000
  1986. #define SDR0_XCRn_PXFS_66_100 0x00200000
  1987. #define SDR0_XCRn_PXFS_50_66 0x00400000
  1988. #define SDR0_XCRn_PXFS_0_33 0x00600000
  1989. #define SDR0_XCRn_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  1990. #define SDR0_XCRn_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  1991. #define SDR0_XPLLC0 0x01C1
  1992. #define SDR0_XPLLD0 0x01C2
  1993. #define SDR0_XPLLC1 0x01C4
  1994. #define SDR0_XPLLD1 0x01C5
  1995. #define SDR0_XPLLC2 0x01C7
  1996. #define SDR0_XPLLD2 0x01C8
  1997. #define SDR0_SRST 0x0200
  1998. #define SDR0_SLPIPE 0x0220
  1999. #define SDR0_AMP0 0x0240
  2000. #define SDR0_AMP0_PRIORITY 0xFFFF0000
  2001. #define SDR0_AMP0_ALTERNATE_PRIORITY 0x0000FF00
  2002. #define SDR0_AMP0_RESERVED_BITS_MASK 0x000000FF
  2003. #define SDR0_AMP1 0x0241
  2004. #define SDR0_AMP1_PRIORITY 0xFC000000
  2005. #define SDR0_AMP1_ALTERNATE_PRIORITY 0x0000E000
  2006. #define SDR0_AMP1_RESERVED_BITS_MASK 0x03FF1FFF
  2007. #define SDR0_MIRQ0 0x0260
  2008. #define SDR0_MIRQ1 0x0261
  2009. #define SDR0_MALTBL 0x0280
  2010. #define SDR0_MALRBL 0x02A0
  2011. #define SDR0_MALTBS 0x02C0
  2012. #define SDR0_MALRBS 0x02E0
  2013. /* Reserved for Customer Use */
  2014. #define SDR0_CUST0 0x4000
  2015. #define SDR0_CUST0_AUTONEG_MASK 0x8000000
  2016. #define SDR0_CUST0_NO_AUTONEG 0x0000000
  2017. #define SDR0_CUST0_AUTONEG 0x8000000
  2018. #define SDR0_CUST0_ETH_FORCE_MASK 0x6000000
  2019. #define SDR0_CUST0_ETH_FORCE_10MHZ 0x0000000
  2020. #define SDR0_CUST0_ETH_FORCE_100MHZ 0x2000000
  2021. #define SDR0_CUST0_ETH_FORCE_1000MHZ 0x4000000
  2022. #define SDR0_CUST0_ETH_DUPLEX_MASK 0x1000000
  2023. #define SDR0_CUST0_ETH_HALF_DUPLEX 0x0000000
  2024. #define SDR0_CUST0_ETH_FULL_DUPLEX 0x1000000
  2025. #define SDR0_SDSTP4 0x4001
  2026. #define SDR0_CUST1 0x4002
  2027. #define SDR0_SDSTP5 0x4003
  2028. #define SDR0_CUST2 0x4004
  2029. #define SDR0_SDSTP6 0x4005
  2030. #define SDR0_CUST3 0x4006
  2031. #define SDR0_SDSTP7 0x4007
  2032. #define SDR0_PFC0 0x4100
  2033. #define SDR0_PFC0_GPIO_0 0x80000000
  2034. #define SDR0_PFC0_PCIX0REQ2_N 0x00000000
  2035. #define SDR0_PFC0_GPIO_1 0x40000000
  2036. #define SDR0_PFC0_PCIX0REQ3_N 0x00000000
  2037. #define SDR0_PFC0_GPIO_2 0x20000000
  2038. #define SDR0_PFC0_PCIX0GNT2_N 0x00000000
  2039. #define SDR0_PFC0_GPIO_3 0x10000000
  2040. #define SDR0_PFC0_PCIX0GNT3_N 0x00000000
  2041. #define SDR0_PFC0_GPIO_4 0x08000000
  2042. #define SDR0_PFC0_PCIX1REQ2_N 0x00000000
  2043. #define SDR0_PFC0_GPIO_5 0x04000000
  2044. #define SDR0_PFC0_PCIX1REQ3_N 0x00000000
  2045. #define SDR0_PFC0_GPIO_6 0x02000000
  2046. #define SDR0_PFC0_PCIX1GNT2_N 0x00000000
  2047. #define SDR0_PFC0_GPIO_7 0x01000000
  2048. #define SDR0_PFC0_PCIX1GNT3_N 0x00000000
  2049. #define SDR0_PFC0_GPIO_8 0x00800000
  2050. #define SDR0_PFC0_PERREADY 0x00000000
  2051. #define SDR0_PFC0_GPIO_9 0x00400000
  2052. #define SDR0_PFC0_PERCS1_N 0x00000000
  2053. #define SDR0_PFC0_GPIO_10 0x00200000
  2054. #define SDR0_PFC0_PERCS2_N 0x00000000
  2055. #define SDR0_PFC0_GPIO_11 0x00100000
  2056. #define SDR0_PFC0_IRQ0 0x00000000
  2057. #define SDR0_PFC0_GPIO_12 0x00080000
  2058. #define SDR0_PFC0_IRQ1 0x00000000
  2059. #define SDR0_PFC0_GPIO_13 0x00040000
  2060. #define SDR0_PFC0_IRQ2 0x00000000
  2061. #define SDR0_PFC0_GPIO_14 0x00020000
  2062. #define SDR0_PFC0_IRQ3 0x00000000
  2063. #define SDR0_PFC0_GPIO_15 0x00010000
  2064. #define SDR0_PFC0_IRQ4 0x00000000
  2065. #define SDR0_PFC0_GPIO_16 0x00008000
  2066. #define SDR0_PFC0_IRQ5 0x00000000
  2067. #define SDR0_PFC0_GPIO_17 0x00004000
  2068. #define SDR0_PFC0_PERBE0_N 0x00000000
  2069. #define SDR0_PFC0_GPIO_18 0x00002000
  2070. #define SDR0_PFC0_PCI0GNT0_N 0x00000000
  2071. #define SDR0_PFC0_GPIO_19 0x00001000
  2072. #define SDR0_PFC0_PCI0GNT1_N 0x00000000
  2073. #define SDR0_PFC0_GPIO_20 0x00000800
  2074. #define SDR0_PFC0_PCI0REQ0_N 0x00000000
  2075. #define SDR0_PFC0_GPIO_21 0x00000400
  2076. #define SDR0_PFC0_PCI0REQ1_N 0x00000000
  2077. #define SDR0_PFC0_GPIO_22 0x00000200
  2078. #define SDR0_PFC0_PCI1GNT0_N 0x00000000
  2079. #define SDR0_PFC0_GPIO_23 0x00000100
  2080. #define SDR0_PFC0_PCI1GNT1_N 0x00000000
  2081. #define SDR0_PFC0_GPIO_24 0x00000080
  2082. #define SDR0_PFC0_PCI1REQ0_N 0x00000000
  2083. #define SDR0_PFC0_GPIO_25 0x00000040
  2084. #define SDR0_PFC0_PCI1REQ1_N 0x00000000
  2085. #define SDR0_PFC0_GPIO_26 0x00000020
  2086. #define SDR0_PFC0_PCI2GNT0_N 0x00000000
  2087. #define SDR0_PFC0_GPIO_27 0x00000010
  2088. #define SDR0_PFC0_PCI2GNT1_N 0x00000000
  2089. #define SDR0_PFC0_GPIO_28 0x00000008
  2090. #define SDR0_PFC0_PCI2REQ0_N 0x00000000
  2091. #define SDR0_PFC0_GPIO_29 0x00000004
  2092. #define SDR0_PFC0_PCI2REQ1_N 0x00000000
  2093. #define SDR0_PFC0_GPIO_30 0x00000002
  2094. #define SDR0_PFC0_UART1RX 0x00000000
  2095. #define SDR0_PFC0_GPIO_31 0x00000001
  2096. #define SDR0_PFC0_UART1TX 0x00000000
  2097. #define SDR0_PFC1 0x4101
  2098. #define SDR0_PFC1_UART1_CTS_RTS_MASK 0x02000000
  2099. #define SDR0_PFC1_UART1_DSR_DTR 0x00000000
  2100. #define SDR0_PFC1_UART1_CTS_RTS 0x02000000
  2101. #define SDR0_PFC1_UART2_IN_SERVICE_MASK 0x01000000
  2102. #define SDR0_PFC1_UART2_NOT_IN_SERVICE 0x00000000
  2103. #define SDR0_PFC1_UART2_IN_SERVICE 0x01000000
  2104. #define SDR0_PFC1_ETH_GIGA_MASK 0x00200000
  2105. #define SDR0_PFC1_ETH_10_100 0x00000000
  2106. #define SDR0_PFC1_ETH_GIGA 0x00200000
  2107. #define SDR0_PFC1_ETH_GIGA_ENCODE(n) ((((unsigned long)(n))&0x1)<<21)
  2108. #define SDR0_PFC1_ETH_GIGA_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  2109. #define SDR0_PFC1_CPU_TRACE_MASK 0x00180000 /* $218C */
  2110. #define SDR0_PFC1_CPU_NO_TRACE 0x00000000
  2111. #define SDR0_PFC1_CPU_TRACE 0x00080000
  2112. #define SDR0_PFC1_CPU_TRACE_ENCODE(n) ((((unsigned long)(n))&0x3)<<19) /* $218C */
  2113. #define SDR0_PFC1_CPU_TRACE_DECODE(n) ((((unsigned long)(n))>>19)&0x03) /* $218C */
  2114. #define SDR0_MFR 0x4300
  2115. #endif /* CONFIG_440SPE */
  2116. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  2117. /* Pin Function Control Register 0 (SDR0_PFC0) */
  2118. #define SDR0_PFC0 0x4100
  2119. #define SDR0_PFC0_DBG 0x00008000 /* debug enable */
  2120. #define SDR0_PFC0_G49E 0x00004000 /* GPIO 49 enable */
  2121. #define SDR0_PFC0_G50E 0x00002000 /* GPIO 50 enable */
  2122. #define SDR0_PFC0_G51E 0x00001000 /* GPIO 51 enable */
  2123. #define SDR0_PFC0_G52E 0x00000800 /* GPIO 52 enable */
  2124. #define SDR0_PFC0_G53E 0x00000400 /* GPIO 53 enable */
  2125. #define SDR0_PFC0_G54E 0x00000200 /* GPIO 54 enable */
  2126. #define SDR0_PFC0_G55E 0x00000100 /* GPIO 55 enable */
  2127. #define SDR0_PFC0_G56E 0x00000080 /* GPIO 56 enable */
  2128. #define SDR0_PFC0_G57E 0x00000040 /* GPIO 57 enable */
  2129. #define SDR0_PFC0_G58E 0x00000020 /* GPIO 58 enable */
  2130. #define SDR0_PFC0_G59E 0x00000010 /* GPIO 59 enable */
  2131. #define SDR0_PFC0_G60E 0x00000008 /* GPIO 60 enable */
  2132. #define SDR0_PFC0_G61E 0x00000004 /* GPIO 61 enable */
  2133. #define SDR0_PFC0_G62E 0x00000002 /* GPIO 62 enable */
  2134. #define SDR0_PFC0_G63E 0x00000001 /* GPIO 63 enable */
  2135. /* Pin Function Control Register 1 (SDR0_PFC1) */
  2136. #define SDR0_PFC1 0x4101
  2137. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  2138. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  2139. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  2140. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  2141. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  2142. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  2143. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  2144. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins*/
  2145. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins*/
  2146. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  2147. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  2148. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  2149. /* Ethernet PLL Configuration Register (SDR0_ETH_PLL) */
  2150. #define SDR0_ETH_PLL 0x4102
  2151. #define SDR0_ETH_PLL_PLLLOCK 0x80000000 /*Ethernet PLL lock indication*/
  2152. #define SDR0_ETH_PLL_REF_CLK_SEL 0x10000000 /* Ethernet reference clock */
  2153. #define SDR0_ETH_PLL_BYPASS 0x08000000 /* bypass mode enable */
  2154. #define SDR0_ETH_PLL_STOPCLK 0x04000000 /* output clock disable */
  2155. #define SDR0_ETH_PLL_TUNE_MASK 0x03FF0000 /* loop stability tuning bits */
  2156. #define SDR0_ETH_PLL_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3ff)<<16)
  2157. #define SDR0_ETH_PLL_MULTI_MASK 0x0000FF00 /* frequency multiplication */
  2158. #define SDR0_ETH_PLL_MULTI_ENCODE(n) ((((unsigned long)(n))&0xff)<<8)
  2159. #define SDR0_ETH_PLL_RANGEB_MASK 0x000000F0 /* PLLOUTB/C frequency */
  2160. #define SDR0_ETH_PLL_RANGEB_ENCODE(n) ((((unsigned long)(n))&0x0f)<<4)
  2161. #define SDR0_ETH_PLL_RANGEA_MASK 0x0000000F /* PLLOUTA frequency */
  2162. #define SDR0_ETH_PLL_RANGEA_ENCODE(n) (((unsigned long)(n))&0x0f)
  2163. /* Ethernet Configuration Register (SDR0_ETH_CFG) */
  2164. #define SDR0_ETH_CFG 0x4103
  2165. #define SDR0_ETH_CFG_SGMII3_LPBK 0x00800000 /* SGMII3 port loopback enable */
  2166. #define SDR0_ETH_CFG_SGMII2_LPBK 0x00400000 /* SGMII2 port loopback enable */
  2167. #define SDR0_ETH_CFG_SGMII1_LPBK 0x00200000 /* SGMII1 port loopback enable */
  2168. #define SDR0_ETH_CFG_SGMII0_LPBK 0x00100000 /* SGMII0 port loopback enable */
  2169. #define SDR0_ETH_CFG_SGMII_MASK 0x00070000 /* SGMII Mask */
  2170. #define SDR0_ETH_CFG_SGMII2_ENABLE 0x00040000 /* SGMII2 port enable */
  2171. #define SDR0_ETH_CFG_SGMII1_ENABLE 0x00020000 /* SGMII1 port enable */
  2172. #define SDR0_ETH_CFG_SGMII0_ENABLE 0x00010000 /* SGMII0 port enable */
  2173. #define SDR0_ETH_CFG_TAHOE1_BYPASS 0x00002000 /* TAHOE1 Bypass selector */
  2174. #define SDR0_ETH_CFG_TAHOE0_BYPASS 0x00001000 /* TAHOE0 Bypass selector */
  2175. #define SDR0_ETH_CFG_EMAC3_PHY_CLK_SEL 0x00000800 /* EMAC 3 PHY clock selector */
  2176. #define SDR0_ETH_CFG_EMAC2_PHY_CLK_SEL 0x00000400 /* EMAC 2 PHY clock selector */
  2177. #define SDR0_ETH_CFG_EMAC1_PHY_CLK_SEL 0x00000200 /* EMAC 1 PHY clock selector */
  2178. #define SDR0_ETH_CFG_EMAC0_PHY_CLK_SEL 0x00000100 /* EMAC 0 PHY clock selector */
  2179. #define SDR0_ETH_CFG_EMAC_2_1_SWAP 0x00000080 /* Swap EMAC2 with EMAC1 */
  2180. #define SDR0_ETH_CFG_EMAC_0_3_SWAP 0x00000040 /* Swap EMAC0 with EMAC3 */
  2181. #define SDR0_ETH_CFG_MDIO_SEL_MASK 0x00000030 /* MDIO source selector mask */
  2182. #define SDR0_ETH_CFG_MDIO_SEL_EMAC0 0x00000000 /* MDIO source - EMAC0 */
  2183. #define SDR0_ETH_CFG_MDIO_SEL_EMAC1 0x00000010 /* MDIO source - EMAC1 */
  2184. #define SDR0_ETH_CFG_MDIO_SEL_EMAC2 0x00000020 /* MDIO source - EMAC2 */
  2185. #define SDR0_ETH_CFG_MDIO_SEL_EMAC3 0x00000030 /* MDIO source - EMAC3 */
  2186. #define SDR0_ETH_CFG_ZMII_MODE_MASK 0x0000000C /* ZMII bridge mode selector mask */
  2187. #define SDR0_ETH_CFG_ZMII_SEL_MII 0x00000000 /* ZMII bridge mode - MII */
  2188. #define SDR0_ETH_CFG_ZMII_SEL_SMII 0x00000004 /* ZMII bridge mode - SMII */
  2189. #define SDR0_ETH_CFG_ZMII_SEL_RMII_10 0x00000008 /* ZMII bridge mode - RMII (10 Mbps) */
  2190. #define SDR0_ETH_CFG_ZMII_SEL_RMII_100 0x0000000C /* ZMII bridge mode - RMII (100 Mbps) */
  2191. #define SDR0_ETH_CFG_GMC1_BRIDGE_SEL 0x00000002 /* GMC Port 1 bridge selector */
  2192. #define SDR0_ETH_CFG_GMC0_BRIDGE_SEL 0x00000001 /* GMC Port 0 bridge selector */
  2193. #define SDR0_ETH_CFG_ZMII_MODE_SHIFT 4
  2194. #define SDR0_ETH_CFG_ZMII_MII_MODE 0x00
  2195. #define SDR0_ETH_CFG_ZMII_SMII_MODE 0x01
  2196. #define SDR0_ETH_CFG_ZMII_RMII_MODE_10M 0x10
  2197. #define SDR0_ETH_CFG_ZMII_RMII_MODE_100M 0x11
  2198. /* Miscealleneaous Function Reg. (SDR0_MFR) */
  2199. #define SDR0_MFR 0x4300
  2200. #define SDR0_MFR_T0TxFL 0x00800000 /* force parity error TAHOE0 Tx FIFO bits 0:63 */
  2201. #define SDR0_MFR_T0TxFH 0x00400000 /* force parity error TAHOE0 Tx FIFO bits 64:127 */
  2202. #define SDR0_MFR_T1TxFL 0x00200000 /* force parity error TAHOE1 Tx FIFO bits 0:63 */
  2203. #define SDR0_MFR_T1TxFH 0x00100000 /* force parity error TAHOE1 Tx FIFO bits 64:127 */
  2204. #define SDR0_MFR_E0TxFL 0x00008000 /* force parity error EMAC0 Tx FIFO bits 0:63 */
  2205. #define SDR0_MFR_E0TxFH 0x00004000 /* force parity error EMAC0 Tx FIFO bits 64:127 */
  2206. #define SDR0_MFR_E0RxFL 0x00002000 /* force parity error EMAC0 Rx FIFO bits 0:63 */
  2207. #define SDR0_MFR_E0RxFH 0x00001000 /* force parity error EMAC0 Rx FIFO bits 64:127 */
  2208. #define SDR0_MFR_E1TxFL 0x00000800 /* force parity error EMAC1 Tx FIFO bits 0:63 */
  2209. #define SDR0_MFR_E1TxFH 0x00000400 /* force parity error EMAC1 Tx FIFO bits 64:127 */
  2210. #define SDR0_MFR_E1RxFL 0x00000200 /* force parity error EMAC1 Rx FIFO bits 0:63 */
  2211. #define SDR0_MFR_E1RxFH 0x00000100 /* force parity error EMAC1 Rx FIFO bits 64:127 */
  2212. #define SDR0_MFR_E2TxFL 0x00000080 /* force parity error EMAC2 Tx FIFO bits 0:63 */
  2213. #define SDR0_MFR_E2TxFH 0x00000040 /* force parity error EMAC2 Tx FIFO bits 64:127 */
  2214. #define SDR0_MFR_E2RxFL 0x00000020 /* force parity error EMAC2 Rx FIFO bits 0:63 */
  2215. #define SDR0_MFR_E2RxFH 0x00000010 /* force parity error EMAC2 Rx FIFO bits 64:127 */
  2216. #define SDR0_MFR_E3TxFL 0x00000008 /* force parity error EMAC3 Tx FIFO bits 0:63 */
  2217. #define SDR0_MFR_E3TxFH 0x00000004 /* force parity error EMAC3 Tx FIFO bits 64:127 */
  2218. #define SDR0_MFR_E3RxFL 0x00000002 /* force parity error EMAC3 Rx FIFO bits 0:63 */
  2219. #define SDR0_MFR_E3RxFH 0x00000001 /* force parity error EMAC3 Rx FIFO bits 64:127 */
  2220. /* EMACx TX Status Register (SDR0_EMACxTXST)*/
  2221. #define SDR0_EMAC0TXST 0x4400
  2222. #define SDR0_EMAC1TXST 0x4401
  2223. #define SDR0_EMAC2TXST 0x4402
  2224. #define SDR0_EMAC3TXST 0x4403
  2225. #define SDR0_EMACxTXST_FUR 0x02000000 /* TX FIFO underrun */
  2226. #define SDR0_EMACxTXST_BC 0x01000000 /* broadcase address */
  2227. #define SDR0_EMACxTXST_MC 0x00800000 /* multicast address */
  2228. #define SDR0_EMACxTXST_UC 0x00400000 /* unicast address */
  2229. #define SDR0_EMACxTXST_FP 0x00200000 /* frame paused by control packet */
  2230. #define SDR0_EMACxTXST_BFCS 0x00100000 /* bad FCS in the transmitted frame */
  2231. #define SDR0_EMACxTXST_CPF 0x00080000 /* TX control pause frame */
  2232. #define SDR0_EMACxTXST_CF 0x00040000 /* TX control frame */
  2233. #define SDR0_EMACxTXST_MSIZ 0x00020000 /* 1024-maxsize bytes transmitted */
  2234. #define SDR0_EMACxTXST_1023 0x00010000 /* 512-1023 bytes transmitted */
  2235. #define SDR0_EMACxTXST_511 0x00008000 /* 256-511 bytes transmitted */
  2236. #define SDR0_EMACxTXST_255 0x00004000 /* 128-255 bytes transmitted */
  2237. #define SDR0_EMACxTXST_127 0x00002000 /* 65-127 bytes transmitted */
  2238. #define SDR0_EMACxTXST_64 0x00001000 /* 64 bytes transmitted */
  2239. #define SDR0_EMACxTXST_SQE 0x00000800 /* SQE indication */
  2240. #define SDR0_EMACxTXST_LOC 0x00000400 /* loss of carrier sense */
  2241. #define SDR0_EMACxTXST_IERR 0x00000080 /* EMAC internal error */
  2242. #define SDR0_EMACxTXST_EDF 0x00000040 /* excessive deferral */
  2243. #define SDR0_EMACxTXST_ECOL 0x00000020 /* excessive collisions */
  2244. #define SDR0_EMACxTXST_LCOL 0x00000010 /* late collision */
  2245. #define SDR0_EMACxTXST_DFFR 0x00000008 /* deferred frame */
  2246. #define SDR0_EMACxTXST_MCOL 0x00000004 /* multiple collision frame */
  2247. #define SDR0_EMACxTXST_SCOL 0x00000002 /* single collision frame */
  2248. #define SDR0_EMACxTXST_TXOK 0x00000001 /* transmit OK */
  2249. /* EMACx RX Status Register (SDR0_EMACxRXST)*/
  2250. #define SDR0_EMAC0RXST 0x4404
  2251. #define SDR0_EMAC1RXST 0x4405
  2252. #define SDR0_EMAC2RXST 0x4406
  2253. #define SDR0_EMAC3RXST 0x4407
  2254. #define SDR0_EMACxRXST_FOR 0x20000000 /* RX FIFO overrun */
  2255. #define SDR0_EMACxRXST_BC 0x10000000 /* broadcast address */
  2256. #define SDR0_EMACxRXST_MC 0x08000000 /* multicast address */
  2257. #define SDR0_EMACxRXST_UC 0x04000000 /* unicast address */
  2258. #define SDR0_EMACxRXST_UPR_MASK 0x03800000 /* user priority field */
  2259. #define SDR0_EMACxRXST_UPR_ENCODE(n) ((((unsigned long)(n))&0x07)<<23)
  2260. #define SDR0_EMACxRXST_VLAN 0x00400000 /* RX VLAN tagged frame */
  2261. #define SDR0_EMACxRXST_LOOP 0x00200000 /* received in loop-back mode */
  2262. #define SDR0_EMACxRXST_UOP 0x00100000 /* RX unsupported opcode */
  2263. #define SDR0_EMACxRXST_CPF 0x00080000 /* RX control pause frame */
  2264. #define SDR0_EMACxRXST_CF 0x00040000 /* RX control frame*/
  2265. #define SDR0_EMACxRXST_MSIZ 0x00020000 /* 1024-MaxSize bytes recieved*/
  2266. #define SDR0_EMACxRXST_1023 0x00010000 /* 512-1023 bytes received */
  2267. #define SDR0_EMACxRXST_511 0x00008000 /* 128-511 bytes received */
  2268. #define SDR0_EMACxRXST_255 0x00004000 /* 128-255 bytes received */
  2269. #define SDR0_EMACxRXST_127 0x00002000 /* 65-127 bytes received */
  2270. #define SDR0_EMACxRXST_64 0x00001000 /* 64 bytes received */
  2271. #define SDR0_EMACxRXST_RUNT 0x00000800 /* runt frame */
  2272. #define SDR0_EMACxRXST_SEVT 0x00000400 /* short event */
  2273. #define SDR0_EMACxRXST_AERR 0x00000200 /* alignment error */
  2274. #define SDR0_EMACxRXST_SERR 0x00000100 /* received with symbol error */
  2275. #define SDR0_EMACxRXST_BURST 0x00000040 /* received burst */
  2276. #define SDR0_EMACxRXST_F2L 0x00000020 /* frame is to long */
  2277. #define SDR0_EMACxRXST_OERR 0x00000010 /* out of range length error */
  2278. #define SDR0_EMACxRXST_IERR 0x00000008 /* in range length error */
  2279. #define SDR0_EMACxRXST_LOST 0x00000004 /* frame lost due to internal EMAC receive error */
  2280. #define SDR0_EMACxRXST_BFCS 0x00000002 /* bad FCS in the recieved frame */
  2281. #define SDR0_EMACxRXST_RXOK 0x00000001 /* Recieve OK */
  2282. /* EMACx TX Status Register (SDR0_EMACxREJCNT)*/
  2283. #define SDR0_EMAC0REJCNT 0x4408
  2284. #define SDR0_EMAC1REJCNT 0x4409
  2285. #define SDR0_EMAC2REJCNT 0x440A
  2286. #define SDR0_EMAC3REJCNT 0x440B
  2287. #define SDR0_DDR0 0x00E1
  2288. #define SDR0_DDR0_DPLLRST 0x80000000
  2289. #define SDR0_DDR0_DDRM_MASK 0x60000000
  2290. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  2291. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  2292. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  2293. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  2294. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  2295. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  2296. #define AHB_TOP 0xA4
  2297. #define AHB_BOT 0xA5
  2298. #define SDR0_AHB_CFG 0x370
  2299. #define SDR0_USB2HOST_CFG 0x371
  2300. #endif /* CONFIG_460EX || CONFIG_460GT */
  2301. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  2302. #if defined(CONFIG_440GP)
  2303. #define CPC0_STRP1_PAE_MASK (0x80000000 >> 11)
  2304. #define CPC0_STRP1_PISE_MASK (0x80000000 >> 13)
  2305. #endif /* defined(CONFIG_440GP) */
  2306. #if defined(CONFIG_440GX) || defined(CONFIG_440SP)
  2307. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13)
  2308. #define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15)
  2309. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  2310. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  2311. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2312. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 21)
  2313. #define SDR0_SDSTP1_PAME_MASK (0x80000000 >> 27)
  2314. #endif /* defined(CONFIG_440EP) || defined(CONFIG_440GR) */
  2315. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  2316. #define SDR0_UARTX_UXICS_PLB 0x20000000
  2317. #define SDR0_UARTX_UXEC_MASK 0x00800000
  2318. #define SDR0_UARTX_UXEC_INT 0x00000000
  2319. #define SDR0_UARTX_UXEC_EXT 0x00800000
  2320. #define SDR0_UARTX_UXDTE_MASK 0x00400000
  2321. #define SDR0_UARTX_UXDTE_DISABLE 0x00000000
  2322. #define SDR0_UARTX_UXDTE_ENABLE 0x00400000
  2323. #define SDR0_UARTX_UXDRE_MASK 0x00200000
  2324. #define SDR0_UARTX_UXDRE_DISABLE 0x00000000
  2325. #define SDR0_UARTX_UXDRE_ENABLE 0x00200000
  2326. #define SDR0_UARTX_UXDC_MASK 0x00100000
  2327. #define SDR0_UARTX_UXDC_NOTCLEARED 0x00000000
  2328. #define SDR0_UARTX_UXDC_CLEARED 0x00100000
  2329. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  2330. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  2331. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  2332. #define SDR0_CPU440_EARV_MASK 0x30000000
  2333. #define SDR0_CPU440_EARV_EBC 0x10000000
  2334. #define SDR0_CPU440_EARV_PCI 0x20000000
  2335. #define SDR0_CPU440_EARV_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  2336. #define SDR0_CPU440_EARV_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  2337. #define SDR0_CPU440_NTO1_MASK 0x00000002
  2338. #define SDR0_CPU440_NTO1_NTOP 0x00000000
  2339. #define SDR0_CPU440_NTO1_NTO1 0x00000002
  2340. #define SDR0_CPU440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  2341. #define SDR0_CPU440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  2342. #define SDR0_XCR_PAE_MASK 0x80000000
  2343. #define SDR0_XCR_PAE_DISABLE 0x00000000
  2344. #define SDR0_XCR_PAE_ENABLE 0x80000000
  2345. #define SDR0_XCR_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  2346. #define SDR0_XCR_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  2347. #define SDR0_XCR_PHCE_MASK 0x40000000
  2348. #define SDR0_XCR_PHCE_DISABLE 0x00000000
  2349. #define SDR0_XCR_PHCE_ENABLE 0x40000000
  2350. #define SDR0_XCR_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  2351. #define SDR0_XCR_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  2352. #define SDR0_XCR_PISE_MASK 0x20000000
  2353. #define SDR0_XCR_PISE_DISABLE 0x00000000
  2354. #define SDR0_XCR_PISE_ENABLE 0x20000000
  2355. #define SDR0_XCR_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  2356. #define SDR0_XCR_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  2357. #define SDR0_XCR_PCWE_MASK 0x10000000
  2358. #define SDR0_XCR_PCWE_DISABLE 0x00000000
  2359. #define SDR0_XCR_PCWE_ENABLE 0x10000000
  2360. #define SDR0_XCR_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  2361. #define SDR0_XCR_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  2362. #define SDR0_XCR_PPIM_MASK 0x0F000000
  2363. #define SDR0_XCR_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  2364. #define SDR0_XCR_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  2365. #define SDR0_XCR_PR64E_MASK 0x00800000
  2366. #define SDR0_XCR_PR64E_DISABLE 0x00000000
  2367. #define SDR0_XCR_PR64E_ENABLE 0x00800000
  2368. #define SDR0_XCR_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  2369. #define SDR0_XCR_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  2370. #define SDR0_XCR_PXFS_MASK 0x00600000
  2371. #define SDR0_XCR_PXFS_HIGH 0x00000000
  2372. #define SDR0_XCR_PXFS_MED 0x00200000
  2373. #define SDR0_XCR_PXFS_LOW 0x00400000
  2374. #define SDR0_XCR_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  2375. #define SDR0_XCR_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  2376. #define SDR0_XCR_PDM_MASK 0x00000040
  2377. #define SDR0_XCR_PDM_MULTIPOINT 0x00000000
  2378. #define SDR0_XCR_PDM_P2P 0x00000040
  2379. #define SDR0_XCR_PDM_ENCODE(n) ((((unsigned long)(n))&0x01)<<19)
  2380. #define SDR0_XCR_PDM_DECODE(n) ((((unsigned long)(n))>>19)&0x01)
  2381. #define SDR0_PFC0_UART1_DSR_CTS_EN_MASK 0x00030000
  2382. #define SDR0_PFC0_GEIE_MASK 0x00003E00
  2383. #define SDR0_PFC0_GEIE_TRE 0x00003E00
  2384. #define SDR0_PFC0_GEIE_NOTRE 0x00000000
  2385. #define SDR0_PFC0_TRE_MASK 0x00000100
  2386. #define SDR0_PFC0_TRE_DISABLE 0x00000000
  2387. #define SDR0_PFC0_TRE_ENABLE 0x00000100
  2388. #define SDR0_PFC0_TRE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  2389. #define SDR0_PFC0_TRE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  2390. #define SDR0_PFC1_UART1_DSR_CTS_MASK 0x02000000
  2391. #define SDR0_PFC1_EPS_MASK 0x01C00000
  2392. #define SDR0_PFC1_EPS_GROUP0 0x00000000
  2393. #define SDR0_PFC1_EPS_GROUP1 0x00400000
  2394. #define SDR0_PFC1_EPS_GROUP2 0x00800000
  2395. #define SDR0_PFC1_EPS_GROUP3 0x00C00000
  2396. #define SDR0_PFC1_EPS_GROUP4 0x01000000
  2397. #define SDR0_PFC1_EPS_GROUP5 0x01400000
  2398. #define SDR0_PFC1_EPS_GROUP6 0x01800000
  2399. #define SDR0_PFC1_EPS_GROUP7 0x01C00000
  2400. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  2401. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  2402. #define SDR0_PFC1_RMII_MASK 0x00200000
  2403. #define SDR0_PFC1_RMII_100MBIT 0x00000000
  2404. #define SDR0_PFC1_RMII_10MBIT 0x00200000
  2405. #define SDR0_PFC1_RMII_ENCODE(n) ((((unsigned long)(n))&0x01)<<21)
  2406. #define SDR0_PFC1_RMII_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  2407. #define SDR0_PFC1_CTEMS_MASK 0x00100000
  2408. #define SDR0_PFC1_CTEMS_EMS 0x00000000
  2409. #define SDR0_PFC1_CTEMS_CPUTRACE 0x00100000
  2410. #define SDR0_MFR_TAH0_MASK 0x80000000
  2411. #define SDR0_MFR_TAH0_ENABLE 0x00000000
  2412. #define SDR0_MFR_TAH0_DISABLE 0x80000000
  2413. #define SDR0_MFR_TAH1_MASK 0x40000000
  2414. #define SDR0_MFR_TAH1_ENABLE 0x00000000
  2415. #define SDR0_MFR_TAH1_DISABLE 0x40000000
  2416. #define SDR0_MFR_PCM_MASK 0x20000000
  2417. #define SDR0_MFR_PCM_PPC440GX 0x00000000
  2418. #define SDR0_MFR_PCM_PPC440GP 0x20000000
  2419. #define SDR0_MFR_ECS_MASK 0x10000000
  2420. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  2421. #define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
  2422. #define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
  2423. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  2424. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  2425. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  2426. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  2427. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  2428. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  2429. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  2430. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  2431. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  2432. #if defined(CONFIG_440GX) /* test-only: only 440GX or 440SPE??? */
  2433. #define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
  2434. #define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  2435. #define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
  2436. #define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
  2437. #define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
  2438. #endif
  2439. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2440. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  2441. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  2442. #define SDR0_PFC2_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<29)
  2443. #define SDR0_PFC2_EPS_DECODE(n) ((((unsigned long)(n))>>29)&0x07)
  2444. #endif
  2445. #define SDR0_MFR_ECS_MASK 0x10000000
  2446. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  2447. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2448. #define SDR0_SRST0 0x200
  2449. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  2450. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  2451. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  2452. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  2453. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/transmitter 0 */
  2454. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/transmitter 1 */
  2455. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  2456. #define SDR0_SRST0_USB2H 0x01000000 /* USB2.0 Host */
  2457. #define SDR0_SRST0_GPIO 0x00800000 /* General purpose I/O */
  2458. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  2459. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  2460. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  2461. #define SDR0_SRST0_EMAC0 0x00080000 /* Ethernet media access controller 0 */
  2462. #define SDR0_SRST0_EMAC1 0x00040000 /* Ethernet media access controller 1 */
  2463. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  2464. #define SDR0_SRST0_ZMII 0x00010000 /* ZMII bridge */
  2465. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0 */
  2466. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1 */
  2467. #define SDR0_SRST0_IIC1 0x00002000 /* Inter integrated circuit 1 */
  2468. #define SDR0_SRST0_SCP 0x00001000 /* Serial communications port */
  2469. #define SDR0_SRST0_BGI 0x00000800 /* OPB to PLB bridge */
  2470. #define SDR0_SRST0_DMA 0x00000400 /* Direct memory access controller */
  2471. #define SDR0_SRST0_DMAC 0x00000200 /* DMA channel */
  2472. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  2473. #define SDR0_SRST0_USB2D 0x00000080 /* USB2.0 device */
  2474. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  2475. #define SDR0_SRST0_P4P3 0x00000010 /* PLB4 to PLB3 bridge */
  2476. #define SDR0_SRST0_P3P4 0x00000008 /* PLB3 to PLB4 bridge */
  2477. #define SDR0_SRST0_PLB3 0x00000004 /* PLB3 arbiter */
  2478. #define SDR0_SRST0_UART2 0x00000002 /* Universal asynchronous receiver/transmitter 2 */
  2479. #define SDR0_SRST0_UART3 0x00000001 /* Universal asynchronous receiver/transmitter 3 */
  2480. #define SDR0_SRST1 0x201
  2481. #define SDR0_SRST1_NDFC 0x80000000 /* Nand flash controller */
  2482. #define SDR0_SRST1_OPBA1 0x40000000 /* OPB Arbiter attached to PLB4 */
  2483. #define SDR0_SRST1_P4OPB0 0x20000000 /* PLB4 to OPB Bridge0 */
  2484. #define SDR0_SRST1_PLB42OPB0 SDR0_SRST1_P4OPB0
  2485. #define SDR0_SRST1_DMA4 0x10000000 /* DMA to PLB4 */
  2486. #define SDR0_SRST1_DMA4CH 0x08000000 /* DMA Channel to PLB4 */
  2487. #define SDR0_SRST1_OPBA2 0x04000000 /* OPB Arbiter attached to PLB4 USB 2.0 Host */
  2488. #define SDR0_SRST1_OPB2PLB40 0x02000000 /* OPB to PLB4 Bridge attached to USB 2.0 Host */
  2489. #define SDR0_SRST1_PLB42OPB1 0x01000000 /* PLB4 to OPB Bridge attached to USB 2.0 Host */
  2490. #define SDR0_SRST1_CPM1 0x00800000 /* Clock and Power management 1 */
  2491. #define SDR0_SRST1_UIC2 0x00400000 /* Universal Interrupt Controller 2 */
  2492. #define SDR0_SRST1_CRYP0 0x00200000 /* Security Engine */
  2493. #define SDR0_SRST1_USB20PHY 0x00100000 /* USB 2.0 Phy */
  2494. #define SDR0_SRST1_USB2HUTMI 0x00080000 /* USB 2.0 Host UTMI Interface */
  2495. #define SDR0_SRST1_USB2HPHY 0x00040000 /* USB 2.0 Host Phy Interface */
  2496. #define SDR0_SRST1_SRAM0 0x00020000 /* Internal SRAM Controller */
  2497. #define SDR0_SRST1_RGMII0 0x00010000 /* RGMII Bridge */
  2498. #define SDR0_SRST1_ETHPLL 0x00008000 /* Ethernet PLL */
  2499. #define SDR0_SRST1_FPU 0x00004000 /* Floating Point Unit */
  2500. #define SDR0_SRST1_KASU0 0x00002000 /* Kasumi Engine */
  2501. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  2502. #define SDR0_SRST0 0x0200
  2503. #define SDR0_SRST SDR0_SRST0 /* for compatability reasons */
  2504. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  2505. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  2506. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  2507. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  2508. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/transmitter 0 */
  2509. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/transmitter 1 */
  2510. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  2511. #define SDR0_SRST0_IIC1 0x01000000 /* Inter integrated circuit 1 */
  2512. #define SDR0_SRST0_GPIO0 0x00800000 /* General purpose I/O 0 */
  2513. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  2514. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  2515. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  2516. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  2517. #define SDR0_SRST0_IMU 0x00010000 /* I2O DMA */
  2518. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0*/
  2519. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1*/
  2520. #define SDR0_SRST0_SRAM 0x00002000 /* Universal interrupt controller 0*/
  2521. #define SDR0_SRST0_UIC2 0x00001000 /* Universal interrupt controller 2*/
  2522. #define SDR0_SRST0_UIC3 0x00000800 /* Universal interrupt controller 3*/
  2523. #define SDR0_SRST0_OCM 0x00000400 /* Universal interrupt controller 0*/
  2524. #define SDR0_SRST0_UART2 0x00000200 /* Universal asynchronous receiver/transmitter 2 */
  2525. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  2526. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  2527. #define SDR0_SRST0_L2CACHE 0x00000004 /* L2 Cache */
  2528. #define SDR0_SRST0_UART3 0x00000002 /* Universal asynchronous receiver/transmitter 3 */
  2529. #define SDR0_SRST0_GPIO1 0x00000001 /* General purpose I/O 1 */
  2530. #define SDR0_SRST1 0x201
  2531. #define SDR0_SRST1_RLL 0x80000000 /* SRIO RLL */
  2532. #define SDR0_SRST1_SCP 0x40000000 /* Serial communications port */
  2533. #define SDR0_SRST1_PLBARB 0x20000000 /* PLB Arbiter */
  2534. #define SDR0_SRST1_EIPPKP 0x10000000 /* EIPPPKP */
  2535. #define SDR0_SRST1_EIP94 0x08000000 /* EIP 94 */
  2536. #define SDR0_SRST1_EMAC0 0x04000000 /* Ethernet media access controller 0 */
  2537. #define SDR0_SRST1_EMAC1 0x02000000 /* Ethernet media access controller 1 */
  2538. #define SDR0_SRST1_EMAC2 0x01000000 /* Ethernet media access controller 2 */
  2539. #define SDR0_SRST1_EMAC3 0x00800000 /* Ethernet media access controller 3 */
  2540. #define SDR0_SRST1_ZMII 0x00400000 /* Ethernet ZMII/RMII/SMII */
  2541. #define SDR0_SRST1_RGMII0 0x00200000 /* Ethernet RGMII/RTBI 0 */
  2542. #define SDR0_SRST1_RGMII1 0x00100000 /* Ethernet RGMII/RTBI 1 */
  2543. #define SDR0_SRST1_DMA4 0x00080000 /* DMA to PLB4 */
  2544. #define SDR0_SRST1_DMA4CH 0x00040000 /* DMA Channel to PLB4 */
  2545. #define SDR0_SRST1_SATAPHY 0x00020000 /* Serial ATA PHY */
  2546. #define SDR0_SRST1_SRIODEV 0x00010000 /* Serial Rapid IO core, PCS, and serdes */
  2547. #define SDR0_SRST1_SRIOPCS 0x00008000 /* Serial Rapid IO core and PCS */
  2548. #define SDR0_SRST1_NDFC 0x00004000 /* Nand flash controller */
  2549. #define SDR0_SRST1_SRIOPLB 0x00002000 /* Serial Rapid IO PLB */
  2550. #define SDR0_SRST1_ETHPLL 0x00001000 /* Ethernet PLL */
  2551. #define SDR0_SRST1_TAHOE1 0x00000800 /* Ethernet Tahoe 1 */
  2552. #define SDR0_SRST1_TAHOE0 0x00000400 /* Ethernet Tahoe 0 */
  2553. #define SDR0_SRST1_SGMII0 0x00000200 /* Ethernet SGMII 0 */
  2554. #define SDR0_SRST1_SGMII1 0x00000100 /* Ethernet SGMII 1 */
  2555. #define SDR0_SRST1_SGMII2 0x00000080 /* Ethernet SGMII 2 */
  2556. #define SDR0_SRST1_AHB 0x00000040 /* PLB4XAHB bridge */
  2557. #define SDR0_SRST1_USBOTGPHY 0x00000020 /* USB 2.0 OTG PHY */
  2558. #define SDR0_SRST1_USBOTG 0x00000010 /* USB 2.0 OTG controller */
  2559. #define SDR0_SRST1_USBHOST 0x00000008 /* USB 2.0 Host controller */
  2560. #define SDR0_SRST1_AHBDMAC 0x00000004 /* AHB DMA controller */
  2561. #define SDR0_SRST1_AHBICM 0x00000002 /* AHB inter-connect matrix */
  2562. #define SDR0_SRST1_SATA 0x00000001 /* Serial ATA controller */
  2563. #define SDR0_PCI0 0x1c0 /* PCI Configuration Register */
  2564. #else
  2565. #define SDR0_SRST_BGO 0x80000000
  2566. #define SDR0_SRST_PLB 0x40000000
  2567. #define SDR0_SRST_EBC 0x20000000
  2568. #define SDR0_SRST_OPB 0x10000000
  2569. #define SDR0_SRST_UART0 0x08000000
  2570. #define SDR0_SRST_UART1 0x04000000
  2571. #define SDR0_SRST_IIC0 0x02000000
  2572. #define SDR0_SRST_IIC1 0x01000000
  2573. #define SDR0_SRST_GPIO 0x00800000
  2574. #define SDR0_SRST_GPT 0x00400000
  2575. #define SDR0_SRST_DMC 0x00200000
  2576. #define SDR0_SRST_PCI 0x00100000
  2577. #define SDR0_SRST_EMAC0 0x00080000
  2578. #define SDR0_SRST_EMAC1 0x00040000
  2579. #define SDR0_SRST_CPM 0x00020000
  2580. #define SDR0_SRST_IMU 0x00010000
  2581. #define SDR0_SRST_UIC01 0x00008000
  2582. #define SDR0_SRST_UICB2 0x00004000
  2583. #define SDR0_SRST_SRAM 0x00002000
  2584. #define SDR0_SRST_EBM 0x00001000
  2585. #define SDR0_SRST_BGI 0x00000800
  2586. #define SDR0_SRST_DMA 0x00000400
  2587. #define SDR0_SRST_DMAC 0x00000200
  2588. #define SDR0_SRST_MAL 0x00000100
  2589. #define SDR0_SRST_ZMII 0x00000080
  2590. #define SDR0_SRST_GPTR 0x00000040
  2591. #define SDR0_SRST_PPM 0x00000020
  2592. #define SDR0_SRST_EMAC2 0x00000010
  2593. #define SDR0_SRST_EMAC3 0x00000008
  2594. #define SDR0_SRST_RGMII 0x00000001
  2595. #endif
  2596. /*-----------------------------------------------------------------------------+
  2597. | Clocking
  2598. +-----------------------------------------------------------------------------*/
  2599. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  2600. #define PLLSYS0_FWD_DIV_A_MASK 0x000000f0 /* Fwd Div A */
  2601. #define PLLSYS0_FWD_DIV_B_MASK 0x0000000f /* Fwd Div B */
  2602. #define PLLSYS0_FB_DIV_MASK 0x0000ff00 /* Feedback divisor */
  2603. #define PLLSYS0_OPB_DIV_MASK 0x0c000000 /* OPB Divisor */
  2604. #define PLLSYS0_PLBEDV0_DIV_MASK 0xe0000000 /* PLB Early Clock Divisor */
  2605. #define PLLSYS0_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  2606. #define PLLSYS0_SEL_MASK 0x18000000 /* 0 = PLL, 1 = PerClk */
  2607. #elif !defined (CONFIG_440GX) && \
  2608. !defined(CONFIG_440EP) && !defined(CONFIG_440GR) && \
  2609. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  2610. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  2611. #define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
  2612. #define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
  2613. #define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
  2614. #define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
  2615. #define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
  2616. #define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
  2617. #define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
  2618. #define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
  2619. #define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
  2620. #define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
  2621. #define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
  2622. #define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  2623. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  2624. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  2625. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  2626. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  2627. #else /* !CONFIG_440GX or CONFIG_440EP or CONFIG_440GR */
  2628. #define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
  2629. #define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
  2630. #define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
  2631. #define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
  2632. #define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
  2633. #define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
  2634. #define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
  2635. #define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
  2636. #define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
  2637. #define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
  2638. #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
  2639. #define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
  2640. #define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
  2641. #define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
  2642. #define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
  2643. #define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
  2644. #define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
  2645. #define PRADV_MASK 0x07000000 /* Primary Divisor A */
  2646. #define PRBDV_MASK 0x07000000 /* Primary Divisor B */
  2647. #define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
  2648. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  2649. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  2650. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  2651. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  2652. /* Strap 1 Register */
  2653. #define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
  2654. #define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  2655. #define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
  2656. #define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
  2657. #define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
  2658. #define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
  2659. #define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
  2660. #define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
  2661. #define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
  2662. #define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
  2663. #define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
  2664. #define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
  2665. #define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
  2666. #define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
  2667. #define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
  2668. #define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
  2669. #define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
  2670. #define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  2671. #endif /* CONFIG_440GX */
  2672. #if defined (CONFIG_440EPX) || defined (CONFIG_440GRX)
  2673. /*--------------------------------------*/
  2674. #define CPR0_PLLC 0x40
  2675. #define CPR0_PLLC_RST_MASK 0x80000000
  2676. #define CPR0_PLLC_RST_PLLLOCKED 0x00000000
  2677. #define CPR0_PLLC_RST_PLLRESET 0x80000000
  2678. #define CPR0_PLLC_ENG_MASK 0x40000000
  2679. #define CPR0_PLLC_ENG_DISABLE 0x00000000
  2680. #define CPR0_PLLC_ENG_ENABLE 0x40000000
  2681. #define CPR0_PLLC_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  2682. #define CPR0_PLLC_ENG_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  2683. #define CPR0_PLLC_SRC_MASK 0x20000000
  2684. #define CPR0_PLLC_SRC_PLLOUTA 0x00000000
  2685. #define CPR0_PLLC_SRC_PLLOUTB 0x20000000
  2686. #define CPR0_PLLC_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  2687. #define CPR0_PLLC_SRC_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  2688. #define CPR0_PLLC_SEL_MASK 0x07000000
  2689. #define CPR0_PLLC_SEL_PLL 0x00000000
  2690. #define CPR0_PLLC_SEL_CPU 0x01000000
  2691. #define CPR0_PLLC_SEL_PER 0x05000000
  2692. #define CPR0_PLLC_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  2693. #define CPR0_PLLC_SEL_DECODE(n) ((((unsigned long)(n))>>24)&0x07)
  2694. #define CPR0_PLLC_TUNE_MASK 0x000003FF
  2695. #define CPR0_PLLC_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0)
  2696. #define CPR0_PLLC_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x3FF)
  2697. /*--------------------------------------*/
  2698. #define CPR0_PLLD 0x60
  2699. #define CPR0_PLLD_FBDV_MASK 0x1F000000
  2700. #define CPR0_PLLD_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  2701. #define CPR0_PLLD_FBDV_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x1F)+1)
  2702. #define CPR0_PLLD_FWDVA_MASK 0x000F0000
  2703. #define CPR0_PLLD_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<16)
  2704. #define CPR0_PLLD_FWDVA_DECODE(n) ((((((unsigned long)(n))>>16)-1)&0x0F)+1)
  2705. #define CPR0_PLLD_FWDVB_MASK 0x00000700
  2706. #define CPR0_PLLD_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<8)
  2707. #define CPR0_PLLD_FWDVB_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x07)+1)
  2708. #define CPR0_PLLD_LFBDV_MASK 0x0000003F
  2709. #define CPR0_PLLD_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  2710. #define CPR0_PLLD_LFBDV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x3F)+1)
  2711. /*--------------------------------------*/
  2712. #define CPR0_PRIMAD 0x80
  2713. #define CPR0_PRIMAD_PRADV0_MASK 0x07000000
  2714. #define CPR0_PRIMAD_PRADV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  2715. #define CPR0_PRIMAD_PRADV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  2716. /*--------------------------------------*/
  2717. #define CPR0_PRIMBD 0xA0
  2718. #define CPR0_PRIMBD_PRBDV0_MASK 0x07000000
  2719. #define CPR0_PRIMBD_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  2720. #define CPR0_PRIMBD_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  2721. /*--------------------------------------*/
  2722. #if 0
  2723. #define CPR0_CPM0_ER 0xB0 /* CPM Enable Register */
  2724. #define CPR0_CPM0_FR 0xB1 /* CPM Force Register */
  2725. #define CPR0_CPM0_SR 0xB2 /* CPM Status Register */
  2726. #define CPR0_CPM0_IIC0 0x80000000 /* Inter-Intergrated Circuit0 */
  2727. #define CPR0_CPM0_IIC1 0x40000000 /* Inter-Intergrated Circuit1 */
  2728. #define CPR0_CPM0_PCI 0x20000000 /* Peripheral Component Interconnect */
  2729. #define CPR0_CPM0_USB1H 0x08000000 /* USB1.1 Host */
  2730. #define CPR0_CPM0_FPU 0x04000000 /* PPC440 FPU */
  2731. #define CPR0_CPM0_CPU 0x02000000 /* PPC440x5 Processor Core */
  2732. #define CPR0_CPM0_DMA 0x01000000 /* Direct Memory Access Controller */
  2733. #define CPR0_CPM0_BGO 0x00800000 /* PLB to OPB Bridge */
  2734. #define CPR0_CPM0_BGI 0x00400000 /* OPB to PLB Bridge */
  2735. #define CPR0_CPM0_EBC 0x00200000 /* External Bus Controller */
  2736. #define CPR0_CPM0_NDFC 0x00100000 /* Nand Flash Controller */
  2737. #define CPR0_CPM0_MADMAL 0x00080000 /* DDR SDRAM Controller or MADMAL ??? */
  2738. #define CPR0_CPM0_DMC 0x00080000 /* DDR SDRAM Controller or MADMAL ??? */
  2739. #define CPR0_CPM0_PLB4 0x00040000 /* PLB4 Arbiter */
  2740. #define CPR0_CPM0_PLB4x3x 0x00020000 /* PLB4 to PLB3 */
  2741. #define CPR0_CPM0_PLB3x4x 0x00010000 /* PLB3 to PLB4 */
  2742. #define CPR0_CPM0_PLB3 0x00008000 /* PLB3 Arbiter */
  2743. #define CPR0_CPM0_PPM 0x00002000 /* PLB Performance Monitor */
  2744. #define CPR0_CPM0_UIC1 0x00001000 /* Universal Interrupt Controller 1 */
  2745. #define CPR0_CPM0_GPIO 0x00000800 /* General Purpose IO */
  2746. #define CPR0_CPM0_GPT 0x00000400 /* General Purpose Timer */
  2747. #define CPR0_CPM0_UART0 0x00000200 /* Universal Asynchronous Rcver/Xmitter 0 */
  2748. #define CPR0_CPM0_UART1 0x00000100 /* Universal Asynchronous Rcver/Xmitter 1 */
  2749. #define CPR0_CPM0_UIC0 0x00000080 /* Universal Interrupt Controller 0 */
  2750. #define CPR0_CPM0_TMRCLK 0x00000040 /* CPU Timer */
  2751. #define CPR0_CPM0_EMC0 0x00000020 /* Ethernet 0 */
  2752. #define CPR0_CPM0_EMC1 0x00000010 /* Ethernet 1 */
  2753. #define CPR0_CPM0_UART2 0x00000008 /* Universal Asynchronous Rcver/Xmitter 2 */
  2754. #define CPR0_CPM0_UART3 0x00000004 /* Universal Asynchronous Rcver/Xmitter 3 */
  2755. #define CPR0_CPM0_USB2D 0x00000002 /* USB2.0 Device */
  2756. #define CPR0_CPM0_USB2H 0x00000001 /* USB2.0 Host */
  2757. #endif
  2758. /*--------------------------------------*/
  2759. #define CPR0_OPBD 0xC0
  2760. #define CPR0_OPBD_OPBDV0_MASK 0x03000000
  2761. #define CPR0_OPBD_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2762. #define CPR0_OPBD_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  2763. /*--------------------------------------*/
  2764. #define CPR0_PERD 0xE0
  2765. #define CPR0_PERD_PERDV0_MASK 0x07000000
  2766. #define CPR0_PERD_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  2767. #define CPR0_PERD_PERDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  2768. /*--------------------------------------*/
  2769. #define CPR0_MALD 0x100
  2770. #define CPR0_MALD_MALDV0_MASK 0x03000000
  2771. #define CPR0_MALD_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2772. #define CPR0_MALD_MALDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  2773. /*--------------------------------------*/
  2774. #define CPR0_SPCID 0x120
  2775. #define CPR0_SPCID_SPCIDV0_MASK 0x03000000
  2776. #define CPR0_SPCID_SPCIDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2777. #define CPR0_SPCID_SPCIDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  2778. /*--------------------------------------*/
  2779. #define CPR0_ICFG 0x140
  2780. #define CPR0_ICFG_RLI_MASK 0x80000000
  2781. #define CPR0_ICFG_RLI_RESETCPR 0x00000000
  2782. #define CPR0_ICFG_RLI_PRESERVECPR 0x80000000
  2783. #define CPR0_ICFG_ICS_MASK 0x00000007
  2784. #endif /* defined (CONFIG_440EPX) || defined (CONFIG_440GRX) */
  2785. /*-----------------------------------------------------------------------------
  2786. | IIC Register Offsets
  2787. '----------------------------------------------------------------------------*/
  2788. #define IICMDBUF 0x00
  2789. #define IICSDBUF 0x02
  2790. #define IICLMADR 0x04
  2791. #define IICHMADR 0x05
  2792. #define IICCNTL 0x06
  2793. #define IICMDCNTL 0x07
  2794. #define IICSTS 0x08
  2795. #define IICEXTSTS 0x09
  2796. #define IICLSADR 0x0A
  2797. #define IICHSADR 0x0B
  2798. #define IICCLKDIV 0x0C
  2799. #define IICINTRMSK 0x0D
  2800. #define IICXFRCNT 0x0E
  2801. #define IICXTCNTLSS 0x0F
  2802. #define IICDIRECTCNTL 0x10
  2803. /*-----------------------------------------------------------------------------
  2804. | UART Register Offsets
  2805. '----------------------------------------------------------------------------*/
  2806. #define DATA_REG 0x00
  2807. #define DL_LSB 0x00
  2808. #define DL_MSB 0x01
  2809. #define INT_ENABLE 0x01
  2810. #define FIFO_CONTROL 0x02
  2811. #define LINE_CONTROL 0x03
  2812. #define MODEM_CONTROL 0x04
  2813. #define LINE_STATUS 0x05
  2814. #define MODEM_STATUS 0x06
  2815. #define SCRATCH 0x07
  2816. /*-----------------------------------------------------------------------------
  2817. | PCI Internal Registers et. al. (accessed via plb)
  2818. +----------------------------------------------------------------------------*/
  2819. #define PCIX0_CFGADR (CFG_PCI_BASE + 0x0ec00000)
  2820. #define PCIX0_CFGDATA (CFG_PCI_BASE + 0x0ec00004)
  2821. #define PCIX0_CFGBASE (CFG_PCI_BASE + 0x0ec80000)
  2822. #define PCIX0_IOBASE (CFG_PCI_BASE + 0x08000000)
  2823. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  2824. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2825. /* PCI Local Configuration Registers
  2826. --------------------------------- */
  2827. #define PCI_MMIO_LCR_BASE (CFG_PCI_BASE + 0x0f400000) /* Real => 0x0EF400000 */
  2828. /* PCI Master Local Configuration Registers */
  2829. #define PCIX0_PMM0LA (PCI_MMIO_LCR_BASE + 0x00) /* PMM0 Local Address */
  2830. #define PCIX0_PMM0MA (PCI_MMIO_LCR_BASE + 0x04) /* PMM0 Mask/Attribute */
  2831. #define PCIX0_PMM0PCILA (PCI_MMIO_LCR_BASE + 0x08) /* PMM0 PCI Low Address */
  2832. #define PCIX0_PMM0PCIHA (PCI_MMIO_LCR_BASE + 0x0C) /* PMM0 PCI High Address */
  2833. #define PCIX0_PMM1LA (PCI_MMIO_LCR_BASE + 0x10) /* PMM1 Local Address */
  2834. #define PCIX0_PMM1MA (PCI_MMIO_LCR_BASE + 0x14) /* PMM1 Mask/Attribute */
  2835. #define PCIX0_PMM1PCILA (PCI_MMIO_LCR_BASE + 0x18) /* PMM1 PCI Low Address */
  2836. #define PCIX0_PMM1PCIHA (PCI_MMIO_LCR_BASE + 0x1C) /* PMM1 PCI High Address */
  2837. #define PCIX0_PMM2LA (PCI_MMIO_LCR_BASE + 0x20) /* PMM2 Local Address */
  2838. #define PCIX0_PMM2MA (PCI_MMIO_LCR_BASE + 0x24) /* PMM2 Mask/Attribute */
  2839. #define PCIX0_PMM2PCILA (PCI_MMIO_LCR_BASE + 0x28) /* PMM2 PCI Low Address */
  2840. #define PCIX0_PMM2PCIHA (PCI_MMIO_LCR_BASE + 0x2C) /* PMM2 PCI High Address */
  2841. /* PCI Target Local Configuration Registers */
  2842. #define PCIX0_PTM1MS (PCI_MMIO_LCR_BASE + 0x30) /* PTM1 Memory Size/Attribute */
  2843. #define PCIX0_PTM1LA (PCI_MMIO_LCR_BASE + 0x34) /* PTM1 Local Addr. Reg */
  2844. #define PCIX0_PTM2MS (PCI_MMIO_LCR_BASE + 0x38) /* PTM2 Memory Size/Attribute */
  2845. #define PCIX0_PTM2LA (PCI_MMIO_LCR_BASE + 0x3C) /* PTM2 Local Addr. Reg */
  2846. #else
  2847. #define PCIX0_VENDID (PCIX0_CFGBASE + PCI_VENDOR_ID )
  2848. #define PCIX0_DEVID (PCIX0_CFGBASE + PCI_DEVICE_ID )
  2849. #define PCIX0_CMD (PCIX0_CFGBASE + PCI_COMMAND )
  2850. #define PCIX0_STATUS (PCIX0_CFGBASE + PCI_STATUS )
  2851. #define PCIX0_REVID (PCIX0_CFGBASE + PCI_REVISION_ID )
  2852. #define PCIX0_CLS (PCIX0_CFGBASE + PCI_CLASS_CODE)
  2853. #define PCIX0_CACHELS (PCIX0_CFGBASE + PCI_CACHE_LINE_SIZE )
  2854. #define PCIX0_LATTIM (PCIX0_CFGBASE + PCI_LATENCY_TIMER )
  2855. #define PCIX0_HDTYPE (PCIX0_CFGBASE + PCI_HEADER_TYPE )
  2856. #define PCIX0_BIST (PCIX0_CFGBASE + PCI_BIST )
  2857. #define PCIX0_BAR0 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_0 )
  2858. #define PCIX0_BAR1 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_1 )
  2859. #define PCIX0_BAR2 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_2 )
  2860. #define PCIX0_BAR3 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_3 )
  2861. #define PCIX0_BAR4 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_4 )
  2862. #define PCIX0_BAR5 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_5 )
  2863. #define PCIX0_CISPTR (PCIX0_CFGBASE + PCI_CARDBUS_CIS )
  2864. #define PCIX0_SBSYSVID (PCIX0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
  2865. #define PCIX0_SBSYSID (PCIX0_CFGBASE + PCI_SUBSYSTEM_ID )
  2866. #define PCIX0_EROMBA (PCIX0_CFGBASE + PCI_ROM_ADDRESS )
  2867. #define PCIX0_CAP (PCIX0_CFGBASE + PCI_CAPABILITY_LIST )
  2868. #define PCIX0_RES0 (PCIX0_CFGBASE + 0x0035 )
  2869. #define PCIX0_RES1 (PCIX0_CFGBASE + 0x0036 )
  2870. #define PCIX0_RES2 (PCIX0_CFGBASE + 0x0038 )
  2871. #define PCIX0_INTLN (PCIX0_CFGBASE + PCI_INTERRUPT_LINE )
  2872. #define PCIX0_INTPN (PCIX0_CFGBASE + PCI_INTERRUPT_PIN )
  2873. #define PCIX0_MINGNT (PCIX0_CFGBASE + PCI_MIN_GNT )
  2874. #define PCIX0_MAXLTNCY (PCIX0_CFGBASE + PCI_MAX_LAT )
  2875. #define PCIX0_BRDGOPT1 (PCIX0_CFGBASE + 0x0040)
  2876. #define PCIX0_BRDGOPT2 (PCIX0_CFGBASE + 0x0044)
  2877. #define PCIX0_POM0LAL (PCIX0_CFGBASE + 0x0068)
  2878. #define PCIX0_POM0LAH (PCIX0_CFGBASE + 0x006c)
  2879. #define PCIX0_POM0SA (PCIX0_CFGBASE + 0x0070)
  2880. #define PCIX0_POM0PCIAL (PCIX0_CFGBASE + 0x0074)
  2881. #define PCIX0_POM0PCIAH (PCIX0_CFGBASE + 0x0078)
  2882. #define PCIX0_POM1LAL (PCIX0_CFGBASE + 0x007c)
  2883. #define PCIX0_POM1LAH (PCIX0_CFGBASE + 0x0080)
  2884. #define PCIX0_POM1SA (PCIX0_CFGBASE + 0x0084)
  2885. #define PCIX0_POM1PCIAL (PCIX0_CFGBASE + 0x0088)
  2886. #define PCIX0_POM1PCIAH (PCIX0_CFGBASE + 0x008c)
  2887. #define PCIX0_POM2SA (PCIX0_CFGBASE + 0x0090)
  2888. #define PCIX0_PIM0SA (PCIX0_CFGBASE + 0x0098)
  2889. #define PCIX0_PIM0LAL (PCIX0_CFGBASE + 0x009c)
  2890. #define PCIX0_PIM0LAH (PCIX0_CFGBASE + 0x00a0)
  2891. #define PCIX0_PIM1SA (PCIX0_CFGBASE + 0x00a4)
  2892. #define PCIX0_PIM1LAL (PCIX0_CFGBASE + 0x00a8)
  2893. #define PCIX0_PIM1LAH (PCIX0_CFGBASE + 0x00ac)
  2894. #define PCIX0_PIM2SA (PCIX0_CFGBASE + 0x00b0)
  2895. #define PCIX0_PIM2LAL (PCIX0_CFGBASE + 0x00b4)
  2896. #define PCIX0_PIM2LAH (PCIX0_CFGBASE + 0x00b8)
  2897. #define PCIX0_STS (PCIX0_CFGBASE + 0x00e0)
  2898. #endif /* !defined(CONFIG_440EP) !defined(CONFIG_440GR) */
  2899. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2900. /* USB2.0 Device */
  2901. #define USB2D0_BASE CFG_USB2D0_BASE
  2902. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000)
  2903. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000) /* Interrupt register for Endpoint 0 plus IN Endpoints 1 to 3 */
  2904. #define USB2D0_POWER (USB2D0_BASE + 0x00000000) /* Power management register */
  2905. #define USB2D0_FADDR (USB2D0_BASE + 0x00000000) /* Function address register */
  2906. #define USB2D0_INTRINE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for USB2D0_INTRIN */
  2907. #define USB2D0_INTROUT (USB2D0_BASE + 0x00000000) /* Interrupt register for OUT Endpoints 1 to 3 */
  2908. #define USB2D0_INTRUSBE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for USB2D0_INTRUSB */
  2909. #define USB2D0_INTRUSB (USB2D0_BASE + 0x00000000) /* Interrupt register for common USB interrupts */
  2910. #define USB2D0_INTROUTE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for IntrOut */
  2911. #define USB2D0_TSTMODE (USB2D0_BASE + 0x00000000) /* Enables the USB 2.0 test modes */
  2912. #define USB2D0_INDEX (USB2D0_BASE + 0x00000000) /* Index register for selecting the Endpoint status/control registers */
  2913. #define USB2D0_FRAME (USB2D0_BASE + 0x00000000) /* Frame number */
  2914. #define USB2D0_INCSR0 (USB2D0_BASE + 0x00000000) /* Control Status register for Endpoint 0. (Index register set to select Endpoint 0) */
  2915. #define USB2D0_INCSR (USB2D0_BASE + 0x00000000) /* Control Status register for IN Endpoint. (Index register set to select Endpoints 13) */
  2916. #define USB2D0_INMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet size for IN Endpoint. (Index register set to select Endpoints 13) */
  2917. #define USB2D0_OUTCSR (USB2D0_BASE + 0x00000000) /* Control Status register for OUT Endpoint. (Index register set to select Endpoints 13) */
  2918. #define USB2D0_OUTMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet size for OUT Endpoint. (Index register set to select Endpoints 13) */
  2919. #define USB2D0_OUTCOUNT0 (USB2D0_BASE + 0x00000000) /* Number of received bytes in Endpoint 0 FIFO. (Index register set to select Endpoint 0) */
  2920. #define USB2D0_OUTCOUNT (USB2D0_BASE + 0x00000000) /* Number of bytes in OUT Endpoint FIFO. (Index register set to select Endpoints 13) */
  2921. #endif
  2922. /******************************************************************************
  2923. * GPIO macro register defines
  2924. ******************************************************************************/
  2925. #if defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  2926. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  2927. #define GPIO0_BASE (CFG_PERIPHERAL_BASE+0x00000700)
  2928. #define GPIO0_OR (GPIO0_BASE+0x0)
  2929. #define GPIO0_TCR (GPIO0_BASE+0x4)
  2930. #define GPIO0_ODR (GPIO0_BASE+0x18)
  2931. #define GPIO0_IR (GPIO0_BASE+0x1C)
  2932. #endif /* CONFIG_440GP */
  2933. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  2934. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  2935. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  2936. #define GPIO0_BASE (CFG_PERIPHERAL_BASE+0x00000B00)
  2937. #define GPIO1_BASE (CFG_PERIPHERAL_BASE+0x00000C00)
  2938. #define GPIO0_OR (GPIO0_BASE+0x0)
  2939. #define GPIO0_TCR (GPIO0_BASE+0x4)
  2940. #define GPIO0_OSRL (GPIO0_BASE+0x8)
  2941. #define GPIO0_OSRH (GPIO0_BASE+0xC)
  2942. #define GPIO0_TSRL (GPIO0_BASE+0x10)
  2943. #define GPIO0_TSRH (GPIO0_BASE+0x14)
  2944. #define GPIO0_ODR (GPIO0_BASE+0x18)
  2945. #define GPIO0_IR (GPIO0_BASE+0x1C)
  2946. #define GPIO0_RR1 (GPIO0_BASE+0x20)
  2947. #define GPIO0_RR2 (GPIO0_BASE+0x24)
  2948. #define GPIO0_RR3 (GPIO0_BASE+0x28)
  2949. #define GPIO0_ISR1L (GPIO0_BASE+0x30)
  2950. #define GPIO0_ISR1H (GPIO0_BASE+0x34)
  2951. #define GPIO0_ISR2L (GPIO0_BASE+0x38)
  2952. #define GPIO0_ISR2H (GPIO0_BASE+0x3C)
  2953. #define GPIO0_ISR3L (GPIO0_BASE+0x40)
  2954. #define GPIO0_ISR3H (GPIO0_BASE+0x44)
  2955. #define GPIO1_OR (GPIO1_BASE+0x0)
  2956. #define GPIO1_TCR (GPIO1_BASE+0x4)
  2957. #define GPIO1_OSRL (GPIO1_BASE+0x8)
  2958. #define GPIO1_OSRH (GPIO1_BASE+0xC)
  2959. #define GPIO1_TSRL (GPIO1_BASE+0x10)
  2960. #define GPIO1_TSRH (GPIO1_BASE+0x14)
  2961. #define GPIO1_ODR (GPIO1_BASE+0x18)
  2962. #define GPIO1_IR (GPIO1_BASE+0x1C)
  2963. #define GPIO1_RR1 (GPIO1_BASE+0x20)
  2964. #define GPIO1_RR2 (GPIO1_BASE+0x24)
  2965. #define GPIO1_RR3 (GPIO1_BASE+0x28)
  2966. #define GPIO1_ISR1L (GPIO1_BASE+0x30)
  2967. #define GPIO1_ISR1H (GPIO1_BASE+0x34)
  2968. #define GPIO1_ISR2L (GPIO1_BASE+0x38)
  2969. #define GPIO1_ISR2H (GPIO1_BASE+0x3C)
  2970. #define GPIO1_ISR3L (GPIO1_BASE+0x40)
  2971. #define GPIO1_ISR3H (GPIO1_BASE+0x44)
  2972. #endif
  2973. #ifndef __ASSEMBLY__
  2974. static inline u32 get_mcsr(void)
  2975. {
  2976. u32 val;
  2977. asm volatile("mfspr %0, 0x23c" : "=r" (val) :);
  2978. return val;
  2979. }
  2980. static inline void set_mcsr(u32 val)
  2981. {
  2982. asm volatile("mtspr 0x23c, %0" : "=r" (val) :);
  2983. }
  2984. #endif /* _ASMLANGUAGE */
  2985. #endif /* __PPC440_H__ */