bms2003.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_BMS2003
  33. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  34. #define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
  35. #define CONFIG_LCD
  36. #define CONFIG_NEC_NL6448BC33_54 /* NEC NL6448BC33_54 display */
  37. #ifdef CONFIG_LCD /* with LCD controller ? */
  38. #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
  39. #endif
  40. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  41. #undef CONFIG_8xx_CONS_SMC2
  42. #undef CONFIG_8xx_CONS_NONE
  43. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  44. #define CONFIG_BOOTCOUNT_LIMIT
  45. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  46. #define CONFIG_BOARD_TYPES 1 /* support board types */
  47. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  48. #undef CONFIG_BOOTARGS
  49. #define CONFIG_EXTRA_ENV_SETTINGS \
  50. "netdev=eth0\0" \
  51. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  52. "nfsroot=$(serverip):$(rootpath)\0" \
  53. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  54. "addip=setenv bootargs $(bootargs) " \
  55. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  56. ":$(hostname):$(netdev):off panic=1\0" \
  57. "flash_nfs=run nfsargs addip;" \
  58. "bootm $(kernel_addr)\0" \
  59. "flash_self=run ramargs addip;" \
  60. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  61. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  62. "rootpath=/opt/eldk/ppc_8xx\0" \
  63. "bootfile=/tftpboot/TQM860L/uImage\0" \
  64. "kernel_addr=40040000\0" \
  65. "ramdisk_addr=40100000\0" \
  66. ""
  67. #define CONFIG_BOOTCOMMAND "run flash_self"
  68. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  69. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  70. /* enable I2C and select the hardware/software driver */
  71. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  72. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  73. #define CFG_I2C_SPEED 40000 /* 40 kHz is supposed to work */
  74. #define CFG_I2C_SLAVE 0xFE
  75. /* Software (bit-bang) I2C driver configuration */
  76. #define PB_SCL 0x00000020 /* PB 26 */
  77. #define PB_SDA 0x00000010 /* PB 27 */
  78. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  79. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  80. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  81. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  82. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  83. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  84. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  85. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  86. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  87. #undef CONFIG_WATCHDOG /* watchdog disabled */
  88. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  89. #define CONFIG_CAN_DRIVER 1 /* CAN Driver support enabled */
  90. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  91. #define CONFIG_MAC_PARTITION
  92. #define CONFIG_DOS_PARTITION
  93. #define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
  94. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  95. #ifdef CONFIG_SPLASH_SCREEN
  96. # define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  97. CFG_CMD_ASKENV | \
  98. CFG_CMD_BMP | \
  99. CFG_CMD_DATE | \
  100. CFG_CMD_DHCP | \
  101. CFG_CMD_I2C | \
  102. CFG_CMD_IDE )
  103. #else
  104. # define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  105. CFG_CMD_ASKENV | \
  106. CFG_CMD_DATE | \
  107. CFG_CMD_DHCP | \
  108. CFG_CMD_I2C | \
  109. CFG_CMD_IDE )
  110. #endif
  111. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  112. #include <cmd_confdefs.h>
  113. /*
  114. * Miscellaneous configurable options
  115. */
  116. #define CFG_LONGHELP /* undef to save memory */
  117. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  118. #if 0
  119. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  120. #endif
  121. #ifdef CFG_HUSH_PARSER
  122. #define CFG_PROMPT_HUSH_PS2 "> "
  123. #endif
  124. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  125. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  126. #else
  127. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  128. #endif
  129. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  130. #define CFG_MAXARGS 16 /* max number of command args */
  131. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  132. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  133. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  134. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  135. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  136. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  137. /*
  138. * Low Level Configuration Settings
  139. * (address mappings, register initial values, etc.)
  140. * You should know what you are doing if you make changes here.
  141. */
  142. /*-----------------------------------------------------------------------
  143. * Internal Memory Mapped Register
  144. */
  145. #define CFG_IMMR 0xFFF00000
  146. /*-----------------------------------------------------------------------
  147. * Definitions for initial stack pointer and data area (in DPRAM)
  148. */
  149. #define CFG_INIT_RAM_ADDR CFG_IMMR
  150. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  151. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  152. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  153. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  154. /*-----------------------------------------------------------------------
  155. * Start addresses for the final memory configuration
  156. * (Set up by the startup code)
  157. * Please note that CFG_SDRAM_BASE _must_ start at 0
  158. */
  159. #define CFG_SDRAM_BASE 0x00000000
  160. #define CFG_FLASH_BASE 0x40000000
  161. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  162. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  163. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  164. /*
  165. * For booting Linux, the board info and command line data
  166. * have to be in the first 8 MB of memory, since this is
  167. * the maximum mapped by the Linux kernel during initialization.
  168. */
  169. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  170. /*-----------------------------------------------------------------------
  171. * FLASH organization
  172. */
  173. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  174. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  175. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  176. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  177. #define CFG_ENV_IS_IN_FLASH 1
  178. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  179. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  180. /* Address and size of Redundant Environment Sector */
  181. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  182. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  183. /*-----------------------------------------------------------------------
  184. * Hardware Information Block
  185. */
  186. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  187. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  188. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  189. /*-----------------------------------------------------------------------
  190. * Cache Configuration
  191. */
  192. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  193. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  194. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  195. #endif
  196. /*-----------------------------------------------------------------------
  197. * SYPCR - System Protection Control 11-9
  198. * SYPCR can only be written once after reset!
  199. *-----------------------------------------------------------------------
  200. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  201. */
  202. #if defined(CONFIG_WATCHDOG)
  203. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  204. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  205. #else
  206. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  207. #endif
  208. /*-----------------------------------------------------------------------
  209. * SIUMCR - SIU Module Configuration 11-6
  210. *-----------------------------------------------------------------------
  211. * PCMCIA config., multi-function pin tri-state
  212. */
  213. #ifndef CONFIG_CAN_DRIVER
  214. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  215. #else /* we must activate GPL5 in the SIUMCR for CAN */
  216. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  217. #endif /* CONFIG_CAN_DRIVER */
  218. /*-----------------------------------------------------------------------
  219. * TBSCR - Time Base Status and Control 11-26
  220. *-----------------------------------------------------------------------
  221. * Clear Reference Interrupt Status, Timebase freezing enabled
  222. */
  223. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  224. /*-----------------------------------------------------------------------
  225. * RTCSC - Real-Time Clock Status and Control Register 11-27
  226. *-----------------------------------------------------------------------
  227. */
  228. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  229. /*-----------------------------------------------------------------------
  230. * PISCR - Periodic Interrupt Status and Control 11-31
  231. *-----------------------------------------------------------------------
  232. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  233. */
  234. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  235. /*-----------------------------------------------------------------------
  236. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  237. *-----------------------------------------------------------------------
  238. * Reset PLL lock status sticky bit, timer expired status bit and timer
  239. * interrupt status bit
  240. *
  241. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  242. */
  243. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  244. #define CFG_PLPRCR \
  245. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  246. #else /* up to 66 MHz we use a 1:1 clock */
  247. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  248. #endif /* CONFIG_80MHz */
  249. /*-----------------------------------------------------------------------
  250. * SCCR - System Clock and reset Control Register 15-27
  251. *-----------------------------------------------------------------------
  252. * Set clock output, timebase and RTC source and divider,
  253. * power management and some other internal clocks
  254. */
  255. #define SCCR_MASK SCCR_EBDF11
  256. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  257. #define CFG_SCCR (/* SCCR_TBS | */ \
  258. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  259. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  260. SCCR_DFALCD00)
  261. #else /* up to 66 MHz we use a 1:1 clock */
  262. #define CFG_SCCR (SCCR_TBS | \
  263. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  264. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  265. SCCR_DFALCD00)
  266. #endif /* CONFIG_80MHz */
  267. /*-----------------------------------------------------------------------
  268. * PCMCIA stuff
  269. *-----------------------------------------------------------------------
  270. *
  271. */
  272. #ifndef CONFIG_BMS2003
  273. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  274. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  275. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  276. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  277. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  278. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  279. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  280. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  281. #else /* CONFIG_BMS2003 */
  282. #define CFG_PCMCIA_MEM_ADDR (0xE0100000)
  283. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  284. #define CFG_PCMCIA_DMA_ADDR (0xE4100000)
  285. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  286. #define CFG_PCMCIA_ATTRB_ADDR (0xE8100000)
  287. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  288. #define CFG_PCMCIA_IO_ADDR (0xEC100000)
  289. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  290. #define NSCU_OE_INV 1 /* PCMCIA_GCRX_CXOE is inverted */
  291. #endif
  292. /*-----------------------------------------------------------------------
  293. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  294. *-----------------------------------------------------------------------
  295. */
  296. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  297. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  298. #undef CONFIG_IDE_LED /* LED for ide not supported */
  299. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  300. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  301. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  302. #define CFG_ATA_IDE0_OFFSET 0x0000
  303. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  304. /* Offset for data I/O */
  305. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  306. /* Offset for normal register accesses */
  307. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  308. /* Offset for alternate registers */
  309. #define CFG_ATA_ALT_OFFSET 0x0100
  310. /*-----------------------------------------------------------------------
  311. *
  312. *-----------------------------------------------------------------------
  313. *
  314. */
  315. #define CFG_DER 0
  316. /*
  317. * Init Memory Controller:
  318. *
  319. * BR0/1 and OR0/1 (FLASH)
  320. */
  321. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  322. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  323. /* used to re-map FLASH both when starting from SRAM or FLASH:
  324. * restrict access enough to keep SRAM working (if any)
  325. * but not too much to meddle with FLASH accesses
  326. */
  327. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  328. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  329. /*
  330. * FLASH timing:
  331. */
  332. #if defined(CONFIG_80MHz)
  333. /* 80 MHz CPU - 40 MHz bus: ACS = 00, TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */
  334. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | 0 | OR_CSNT_SAM | \
  335. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  336. #elif defined(CONFIG_66MHz)
  337. /* 66 MHz CPU - 66 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
  338. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  339. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  340. #else /* 50 MHz */
  341. /* 50 MHz CPU - 50 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 2, EHTR = 1 */
  342. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  343. OR_SCY_2_CLK | OR_EHTR | OR_BI)
  344. #endif /*CONFIG_??MHz */
  345. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  346. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  347. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  348. #define CFG_OR1_REMAP CFG_OR0_REMAP
  349. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  350. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  351. /*
  352. * BR2/3 and OR2/3 (SDRAM)
  353. *
  354. */
  355. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  356. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  357. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  358. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  359. #define CFG_OR_TIMING_SDRAM 0x00000A00
  360. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  361. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  362. #ifndef CONFIG_CAN_DRIVER
  363. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  364. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  365. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  366. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  367. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  368. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  369. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  370. BR_PS_8 | BR_MS_UPMB | BR_V )
  371. #endif /* CONFIG_CAN_DRIVER */
  372. /*
  373. * Memory Periodic Timer Prescaler
  374. *
  375. * The Divider for PTA (refresh timer) configuration is based on an
  376. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  377. * the number of chip selects (NCS) and the actually needed refresh
  378. * rate is done by setting MPTPR.
  379. *
  380. * PTA is calculated from
  381. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  382. *
  383. * gclk CPU clock (not bus clock!)
  384. * Trefresh Refresh cycle * 4 (four word bursts used)
  385. *
  386. * 4096 Rows from SDRAM example configuration
  387. * 1000 factor s -> ms
  388. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  389. * 4 Number of refresh cycles per period
  390. * 64 Refresh cycle in ms per number of rows
  391. * --------------------------------------------
  392. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  393. *
  394. * 50 MHz => 50.000.000 / Divider = 98
  395. * 66 Mhz => 66.000.000 / Divider = 129
  396. * 80 Mhz => 80.000.000 / Divider = 156
  397. */
  398. #if defined(CONFIG_80MHz)
  399. #define CFG_MAMR_PTA 156
  400. #elif defined(CONFIG_66MHz)
  401. #define CFG_MAMR_PTA 129
  402. #else /* 50 MHz */
  403. #define CFG_MAMR_PTA 98
  404. #endif /*CONFIG_??MHz */
  405. /*
  406. * For 16 MBit, refresh rates could be 31.3 us
  407. * (= 64 ms / 2K = 125 / quad bursts).
  408. * For a simpler initialization, 15.6 us is used instead.
  409. *
  410. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  411. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  412. */
  413. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  414. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  415. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  416. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  417. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  418. /*
  419. * MAMR settings for SDRAM
  420. */
  421. /* 8 column SDRAM */
  422. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  423. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  424. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  425. /* 9 column SDRAM */
  426. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  427. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  428. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  429. /*
  430. * Internal Definitions
  431. *
  432. * Boot Flags
  433. */
  434. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  435. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  436. #endif /* __CONFIG_H */