yosemite.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * (C) Copyright 2005-2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * yosemite.h - configuration for Yosemite & Yellowstone boards
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. /* This config file is used for Yosemite (440EP) and Yellowstone (440GR)*/
  32. #ifndef CONFIG_YELLOWSTONE
  33. #define CONFIG_440EP 1 /* Specific PPC440EP support */
  34. #define CONFIG_HOSTNAME yosemite
  35. #else
  36. #define CONFIG_440GR 1 /* Specific PPC440GR support */
  37. #define CONFIG_HOSTNAME yellowstone
  38. #endif
  39. #define CONFIG_440 1 /* ... PPC440 family */
  40. #define CONFIG_4xx 1 /* ... PPC4xx family */
  41. #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
  42. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  43. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  44. #define CONFIG_BOARD_RESET 1 /* call board_reset() */
  45. /*-----------------------------------------------------------------------
  46. * Base addresses -- Note these are effective addresses where the
  47. * actual resources get mapped (not physical addresses)
  48. *----------------------------------------------------------------------*/
  49. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  50. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  51. #define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
  52. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  53. #define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
  54. #define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
  55. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  56. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  57. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  58. /*Don't change either of these*/
  59. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
  60. #define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/
  61. /*Don't change either of these*/
  62. #define CFG_USB_DEVICE 0x50000000
  63. #define CFG_NVRAM_BASE_ADDR 0x80000000
  64. #define CFG_BCSR_BASE (CFG_NVRAM_BASE_ADDR | 0x2000)
  65. #define CFG_BOOT_BASE_ADDR 0xf0000000
  66. /*-----------------------------------------------------------------------
  67. * Initial RAM & stack pointer (placed in SDRAM)
  68. *----------------------------------------------------------------------*/
  69. #define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
  70. #define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
  71. #define CFG_INIT_RAM_END (4 << 10)
  72. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
  73. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  74. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  75. /*-----------------------------------------------------------------------
  76. * Serial Port
  77. *----------------------------------------------------------------------*/
  78. #define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
  79. #define CONFIG_BAUDRATE 115200
  80. #define CONFIG_SERIAL_MULTI 1
  81. /*define this if you want console on UART1*/
  82. #undef CONFIG_UART1_CONSOLE
  83. #define CFG_BAUDRATE_TABLE \
  84. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  85. /*-----------------------------------------------------------------------
  86. * Environment
  87. *----------------------------------------------------------------------*/
  88. /*
  89. * Define here the location of the environment variables (FLASH or EEPROM).
  90. * Note: DENX encourages to use redundant environment in FLASH.
  91. */
  92. #if 1
  93. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  94. #else
  95. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  96. #endif
  97. /*-----------------------------------------------------------------------
  98. * FLASH related
  99. *----------------------------------------------------------------------*/
  100. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  101. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  102. #define CFG_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB! */
  103. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  104. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  105. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  106. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  107. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  108. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  109. #ifdef CFG_ENV_IS_IN_FLASH
  110. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  111. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  112. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  113. /* Address and size of Redundant Environment Sector */
  114. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  115. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  116. #endif /* CFG_ENV_IS_IN_FLASH */
  117. /*-----------------------------------------------------------------------
  118. * DDR SDRAM
  119. *----------------------------------------------------------------------*/
  120. #undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
  121. #define CFG_KBYTES_SDRAM (128 * 1024) /* 128MB */
  122. #define CFG_SDRAM_BANKS (2)
  123. /*-----------------------------------------------------------------------
  124. * I2C
  125. *----------------------------------------------------------------------*/
  126. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  127. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  128. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  129. #define CFG_I2C_SLAVE 0x7F
  130. #define CFG_I2C_MULTI_EEPROMS
  131. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  132. #define CFG_I2C_EEPROM_ADDR_LEN 1
  133. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  134. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  135. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  136. #ifdef CFG_ENV_IS_IN_EEPROM
  137. #define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
  138. #define CFG_ENV_OFFSET 0x0
  139. #endif /* CFG_ENV_IS_IN_EEPROM */
  140. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  141. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  142. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  143. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  144. #define CFG_DTT_MAX_TEMP 70
  145. #define CFG_DTT_LOW_TEMP -30
  146. #define CFG_DTT_HYSTERESIS 3
  147. #define CONFIG_PREBOOT "echo;" \
  148. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  149. "echo"
  150. #undef CONFIG_BOOTARGS
  151. /* Setup some board specific values for the default environment variables */
  152. #ifndef CONFIG_YELLOWSTONE
  153. #define CONFIG_HOSTNAME yosemite
  154. #define CFG_BOOTFILE "bootfile=/tftpboot/yosemite/uImage\0"
  155. #define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
  156. #else
  157. #define CONFIG_HOSTNAME yellowstone
  158. #define CFG_BOOTFILE "bootfile=/tftpboot/yellowstone/uImage\0"
  159. #define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xx\0"
  160. #endif
  161. #define CONFIG_EXTRA_ENV_SETTINGS \
  162. CFG_BOOTFILE \
  163. CFG_ROOTPATH \
  164. "netdev=eth0\0" \
  165. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  166. "nfsroot=${serverip}:${rootpath}\0" \
  167. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  168. "addip=setenv bootargs ${bootargs} " \
  169. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  170. ":${hostname}:${netdev}:off panic=1\0" \
  171. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  172. "flash_nfs=run nfsargs addip addtty;" \
  173. "bootm ${kernel_addr}\0" \
  174. "flash_self=run ramargs addip addtty;" \
  175. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  176. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  177. "bootm\0" \
  178. "bootfile=/tftpboot/${hostname}/uImage\0" \
  179. "kernel_addr=fc000000\0" \
  180. "ramdisk_addr=fc180000\0" \
  181. "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
  182. "update=protect off fff80000 ffffffff;era fff80000 ffffffff;" \
  183. "cp.b 200000 fff80000 80000;" \
  184. "setenv filesize;saveenv\0" \
  185. "upd=run load;run update\0" \
  186. ""
  187. #define CONFIG_BOOTCOMMAND "run flash_self"
  188. #if 0
  189. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  190. #else
  191. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  192. #endif
  193. #define CONFIG_BAUDRATE 115200
  194. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  195. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  196. #define CONFIG_MII 1 /* MII PHY management */
  197. #define CONFIG_NET_MULTI 1 /* required for netconsole */
  198. #define CONFIG_PHY1_ADDR 3
  199. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  200. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  201. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  202. #define CONFIG_NETCONSOLE /* include NetConsole support */
  203. /* Partitions */
  204. #define CONFIG_MAC_PARTITION
  205. #define CONFIG_DOS_PARTITION
  206. #define CONFIG_ISO_PARTITION
  207. #ifdef CONFIG_440EP
  208. /* USB */
  209. #define CONFIG_USB_OHCI_NEW
  210. #define CONFIG_USB_STORAGE
  211. #define CFG_OHCI_BE_CONTROLLER
  212. #undef CFG_USB_OHCI_BOARD_INIT
  213. #define CFG_USB_OHCI_CPU_INIT 1
  214. #define CFG_USB_OHCI_REGS_BASE (CFG_PERIPHERAL_BASE | 0x1000)
  215. #define CFG_USB_OHCI_SLOT_NAME "ppc440"
  216. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  217. /* Comment this out to enable USB 1.1 device */
  218. #define USB_2_0_DEVICE
  219. #define CONFIG_SUPPORT_VFAT
  220. #endif /* CONFIG_440EP */
  221. #ifdef DEBUG
  222. #define CONFIG_PANIC_HANG
  223. #else
  224. #define CONFIG_HW_WATCHDOG /* watchdog */
  225. #endif
  226. /*
  227. * BOOTP options
  228. */
  229. #define CONFIG_BOOTP_BOOTFILESIZE
  230. #define CONFIG_BOOTP_BOOTPATH
  231. #define CONFIG_BOOTP_GATEWAY
  232. #define CONFIG_BOOTP_HOSTNAME
  233. /*
  234. * Command line configuration.
  235. */
  236. #include <config_cmd_default.h>
  237. #define CONFIG_CMD_ASKENV
  238. #define CONFIG_CMD_DHCP
  239. #define CONFIG_CMD_DIAG
  240. #define CONFIG_CMD_DTT
  241. #define CONFIG_CMD_ELF
  242. #define CONFIG_CMD_EEPROM
  243. #define CONFIG_CMD_I2C
  244. #define CONFIG_CMD_IRQ
  245. #define CONFIG_CMD_MII
  246. #define CONFIG_CMD_NET
  247. #define CONFIG_CMD_NFS
  248. #define CONFIG_CMD_PCI
  249. #define CONFIG_CMD_PING
  250. #define CONFIG_CMD_REGINFO
  251. #define CONFIG_CMD_SDRAM
  252. #ifdef CONFIG_440EP
  253. #define CONFIG_CMD_USB
  254. #define CONFIG_CMD_FAT
  255. #define CONFIG_CMD_EXT2
  256. #endif
  257. /*
  258. * Miscellaneous configurable options
  259. */
  260. #define CFG_LONGHELP /* undef to save memory */
  261. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  262. #if defined(CONFIG_CMD_KGDB)
  263. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  264. #else
  265. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  266. #endif
  267. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  268. #define CFG_MAXARGS 16 /* max number of command args */
  269. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  270. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  271. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  272. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  273. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  274. #define CONFIG_LYNXKDI 1 /* support kdi files */
  275. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  276. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  277. #define CONFIG_LOOPW 1 /* enable loopw command */
  278. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  279. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  280. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  281. /*-----------------------------------------------------------------------
  282. * PCI stuff
  283. *-----------------------------------------------------------------------
  284. */
  285. /* General PCI */
  286. #define CONFIG_PCI /* include pci support */
  287. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  288. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  289. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
  290. /* Board-specific PCI */
  291. #define CFG_PCI_TARGET_INIT
  292. #define CFG_PCI_MASTER_INIT
  293. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  294. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  295. /*
  296. * For booting Linux, the board info and command line data
  297. * have to be in the first 8 MB of memory, since this is
  298. * the maximum mapped by the Linux kernel during initialization.
  299. */
  300. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  301. /*-----------------------------------------------------------------------
  302. * External Bus Controller (EBC) Setup
  303. *----------------------------------------------------------------------*/
  304. #define CFG_FLASH CFG_FLASH_BASE
  305. #define CFG_CPLD 0x80000000
  306. /* Memory Bank 0 (NOR-FLASH) initialization */
  307. #define CFG_EBC_PB0AP 0x03017300
  308. #define CFG_EBC_PB0CR (CFG_FLASH | 0xda000)
  309. /* Memory Bank 2 (CPLD) initialization */
  310. #define CFG_EBC_PB2AP 0x04814500
  311. #define CFG_EBC_PB2CR (CFG_CPLD | 0x18000)
  312. #define CFG_BCSR5_PCI66EN 0x80
  313. /*
  314. * Internal Definitions
  315. *
  316. * Boot Flags
  317. */
  318. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  319. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  320. #if defined(CONFIG_CMD_KGDB)
  321. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  322. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  323. #endif
  324. #endif /* __CONFIG_H */