p1022ds.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * Copyright 2010 Freescale Semiconductor, Inc.
  3. * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  4. * Timur Tabi <timur@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the Free
  8. * Software Foundation; either version 2 of the License, or (at your option)
  9. * any later version.
  10. */
  11. #include <common.h>
  12. #include <command.h>
  13. #include <pci.h>
  14. #include <asm/processor.h>
  15. #include <asm/mmu.h>
  16. #include <asm/cache.h>
  17. #include <asm/immap_85xx.h>
  18. #include <asm/fsl_pci.h>
  19. #include <asm/fsl_ddr_sdram.h>
  20. #include <asm/fsl_serdes.h>
  21. #include <asm/io.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. #include <tsec.h>
  25. #include <asm/fsl_law.h>
  26. #include <asm/mp.h>
  27. #include <netdev.h>
  28. #include <i2c.h>
  29. #include <hwconfig.h>
  30. #include "../common/ngpixis.h"
  31. DECLARE_GLOBAL_DATA_PTR;
  32. int board_early_init_f(void)
  33. {
  34. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  35. /* Set pmuxcr to allow both i2c1 and i2c2 */
  36. setbits_be32(&gur->pmuxcr, 0x1000);
  37. /* Read back the register to synchronize the write. */
  38. in_be32(&gur->pmuxcr);
  39. /* Set the pin muxing to enable ETSEC2. */
  40. clrbits_be32(&gur->pmuxcr2, 0x001F8000);
  41. return 0;
  42. }
  43. int checkboard(void)
  44. {
  45. u8 sw;
  46. puts("Board: P1022DS ");
  47. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  48. in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
  49. sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
  50. switch ((sw & PIXIS_LBMAP_MASK) >> 6) {
  51. case 0:
  52. printf ("vBank: %u\n", ((sw & 0x30) >> 4));
  53. break;
  54. case 1:
  55. printf ("NAND\n");
  56. break;
  57. case 2:
  58. case 3:
  59. puts ("Promjet\n");
  60. break;
  61. }
  62. return 0;
  63. }
  64. #define CONFIG_TFP410_I2C_ADDR 0x38
  65. /* Masks for the SSI_TDM and AUDCLK bits of the ngPIXIS BRDCFG1 register. */
  66. #define CONFIG_PIXIS_BRDCFG1_SSI_TDM_MASK 0x0c
  67. #define CONFIG_PIXIS_BRDCFG1_AUDCLK_MASK 0x03
  68. /* Route the I2C1 pins to the SSI port instead. */
  69. #define CONFIG_PIXIS_BRDCFG1_SSI_TDM_SSI 0x08
  70. /* Choose the 12.288Mhz codec reference clock */
  71. #define CONFIG_PIXIS_BRDCFG1_AUDCLK_12 0x02
  72. /* Choose the 11.2896Mhz codec reference clock */
  73. #define CONFIG_PIXIS_BRDCFG1_AUDCLK_11 0x01
  74. int misc_init_r(void)
  75. {
  76. u8 temp;
  77. const char *audclk;
  78. size_t arglen;
  79. /* For DVI, enable the TFP410 Encoder. */
  80. temp = 0xBF;
  81. if (i2c_write(CONFIG_TFP410_I2C_ADDR, 0x08, 1, &temp, sizeof(temp)) < 0)
  82. return -1;
  83. if (i2c_read(CONFIG_TFP410_I2C_ADDR, 0x08, 1, &temp, sizeof(temp)) < 0)
  84. return -1;
  85. debug("DVI Encoder Read: 0x%02x\n", temp);
  86. temp = 0x10;
  87. if (i2c_write(CONFIG_TFP410_I2C_ADDR, 0x0A, 1, &temp, sizeof(temp)) < 0)
  88. return -1;
  89. if (i2c_read(CONFIG_TFP410_I2C_ADDR, 0x0A, 1, &temp, sizeof(temp)) < 0)
  90. return -1;
  91. debug("DVI Encoder Read: 0x%02x\n",temp);
  92. /*
  93. * Enable the reference clock for the WM8776 codec, and route the MUX
  94. * pins for SSI. The default is the 12.288 MHz clock
  95. */
  96. temp = in_8(&pixis->brdcfg1) & ~(CONFIG_PIXIS_BRDCFG1_SSI_TDM_MASK |
  97. CONFIG_PIXIS_BRDCFG1_AUDCLK_MASK);
  98. temp |= CONFIG_PIXIS_BRDCFG1_SSI_TDM_SSI;
  99. audclk = hwconfig_arg("audclk", &arglen);
  100. /* Check the first two chars only */
  101. if (audclk && (strncmp(audclk, "11", 2) == 0))
  102. temp |= CONFIG_PIXIS_BRDCFG1_AUDCLK_11;
  103. else
  104. temp |= CONFIG_PIXIS_BRDCFG1_AUDCLK_12;
  105. out_8(&pixis->brdcfg1, temp);
  106. return 0;
  107. }
  108. /*
  109. * A list of PCI and SATA slots
  110. */
  111. enum slot_id {
  112. SLOT_PCIE1 = 1,
  113. SLOT_PCIE2,
  114. SLOT_PCIE3,
  115. SLOT_PCIE4,
  116. SLOT_PCIE5,
  117. SLOT_SATA1,
  118. SLOT_SATA2
  119. };
  120. /*
  121. * This array maps the slot identifiers to their names on the P1022DS board.
  122. */
  123. static const char *slot_names[] = {
  124. [SLOT_PCIE1] = "Slot 1",
  125. [SLOT_PCIE2] = "Slot 2",
  126. [SLOT_PCIE3] = "Slot 3",
  127. [SLOT_PCIE4] = "Slot 4",
  128. [SLOT_PCIE5] = "Mini-PCIe",
  129. [SLOT_SATA1] = "SATA 1",
  130. [SLOT_SATA2] = "SATA 2",
  131. };
  132. /*
  133. * This array maps a given SERDES configuration and SERDES device to the PCI or
  134. * SATA slot that it connects to. This mapping is hard-coded in the FPGA.
  135. */
  136. static u8 serdes_dev_slot[][SATA2 + 1] = {
  137. [0x01] = { [PCIE3] = SLOT_PCIE4, [PCIE2] = SLOT_PCIE5 },
  138. [0x02] = { [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  139. [0x09] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE4,
  140. [PCIE2] = SLOT_PCIE5 },
  141. [0x16] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
  142. [PCIE2] = SLOT_PCIE3,
  143. [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  144. [0x17] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
  145. [PCIE2] = SLOT_PCIE3 },
  146. [0x1a] = { [PCIE1] = SLOT_PCIE1, [PCIE2] = SLOT_PCIE3,
  147. [PCIE2] = SLOT_PCIE3,
  148. [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  149. [0x1c] = { [PCIE1] = SLOT_PCIE1,
  150. [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  151. [0x1e] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE3 },
  152. [0x1f] = { [PCIE1] = SLOT_PCIE1 },
  153. };
  154. /*
  155. * Returns the name of the slot to which the PCIe or SATA controller is
  156. * connected
  157. */
  158. const char *board_serdes_name(enum srds_prtcl device)
  159. {
  160. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  161. u32 pordevsr = in_be32(&gur->pordevsr);
  162. unsigned int srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
  163. MPC85xx_PORDEVSR_IO_SEL_SHIFT;
  164. enum slot_id slot = serdes_dev_slot[srds_cfg][device];
  165. const char *name = slot_names[slot];
  166. if (name)
  167. return name;
  168. else
  169. return "Nothing";
  170. }
  171. #ifdef CONFIG_PCI
  172. void pci_init_board(void)
  173. {
  174. fsl_pcie_init_board(0);
  175. }
  176. #endif
  177. int board_early_init_r(void)
  178. {
  179. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  180. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  181. /*
  182. * Remap Boot flash + PROMJET region to caching-inhibited
  183. * so that flash can be erased properly.
  184. */
  185. /* Flush d-cache and invalidate i-cache of any FLASH data */
  186. flush_dcache();
  187. invalidate_icache();
  188. /* invalidate existing TLB entry for flash + promjet */
  189. disable_tlb(flash_esel);
  190. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  191. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  192. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  193. return 0;
  194. }
  195. /*
  196. * Initialize on-board and/or PCI Ethernet devices
  197. *
  198. * Returns:
  199. * <0, error
  200. * 0, no ethernet devices found
  201. * >0, number of ethernet devices initialized
  202. */
  203. int board_eth_init(bd_t *bis)
  204. {
  205. struct tsec_info_struct tsec_info[2];
  206. unsigned int num = 0;
  207. #ifdef CONFIG_TSEC1
  208. SET_STD_TSEC_INFO(tsec_info[num], 1);
  209. num++;
  210. #endif
  211. #ifdef CONFIG_TSEC2
  212. SET_STD_TSEC_INFO(tsec_info[num], 2);
  213. num++;
  214. #endif
  215. return tsec_eth_init(bis, tsec_info, num) + pci_eth_init(bis);
  216. }
  217. #ifdef CONFIG_OF_BOARD_SETUP
  218. /**
  219. * ft_codec_setup - fix up the clock-frequency property of the codec node
  220. *
  221. * Update the clock-frequency property based on the value of the 'audclk'
  222. * hwconfig option. If audclk is not specified, then default to 12.288MHz.
  223. */
  224. static void ft_codec_setup(void *blob, const char *compatible)
  225. {
  226. const char *audclk;
  227. size_t arglen;
  228. u32 freq;
  229. audclk = hwconfig_arg("audclk", &arglen);
  230. if (audclk && (strncmp(audclk, "11", 2) == 0))
  231. freq = 11289600;
  232. else
  233. freq = 12288000;
  234. do_fixup_by_compat_u32(blob, compatible, "clock-frequency", freq, 1);
  235. }
  236. void ft_board_setup(void *blob, bd_t *bd)
  237. {
  238. phys_addr_t base;
  239. phys_size_t size;
  240. ft_cpu_setup(blob, bd);
  241. base = getenv_bootm_low();
  242. size = getenv_bootm_size();
  243. fdt_fixup_memory(blob, (u64)base, (u64)size);
  244. FT_FSL_PCI_SETUP;
  245. #ifdef CONFIG_FSL_SGMII_RISER
  246. fsl_sgmii_riser_fdt_fixup(blob);
  247. #endif
  248. /* Update the WM8776 node's clock frequency property */
  249. ft_codec_setup(blob, "wlf,wm8776");
  250. }
  251. #endif
  252. #ifdef CONFIG_MP
  253. void board_lmb_reserve(struct lmb *lmb)
  254. {
  255. cpu_mp_lmb_reserve(lmb);
  256. }
  257. #endif