meesc.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * (C) Copyright 2009
  7. * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
  8. * esd electronic system design gmbh <www.esd.eu>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/arch/at91sam9263.h>
  30. #include <asm/arch/at91sam9_matrix.h>
  31. #include <asm/arch/at91sam9_smc.h>
  32. #include <asm/arch/at91_common.h>
  33. #include <asm/arch/at91_pmc.h>
  34. #include <asm/arch/at91_rstc.h>
  35. #include <asm/arch/clk.h>
  36. #include <asm/arch/gpio.h>
  37. #include <asm/arch/hardware.h>
  38. #include <asm/arch/io.h>
  39. #include <netdev.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. /*
  42. * Miscelaneous platform dependent initialisations
  43. */
  44. static int hw_rev = -1; /* hardware revision */
  45. int get_hw_rev(void)
  46. {
  47. if (hw_rev >= 0)
  48. return hw_rev;
  49. hw_rev = at91_get_gpio_value(AT91_PIN_PB19);
  50. hw_rev |= at91_get_gpio_value(AT91_PIN_PB20) << 1;
  51. hw_rev |= at91_get_gpio_value(AT91_PIN_PB21) << 2;
  52. hw_rev |= at91_get_gpio_value(AT91_PIN_PB22) << 3;
  53. if (hw_rev == 15)
  54. hw_rev = 0;
  55. return hw_rev;
  56. }
  57. #ifdef CONFIG_CMD_NAND
  58. static void meesc_nand_hw_init(void)
  59. {
  60. unsigned long csa;
  61. /* Enable CS3 */
  62. csa = at91_sys_read(AT91_MATRIX_EBI0CSA);
  63. at91_sys_write(AT91_MATRIX_EBI0CSA,
  64. csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA);
  65. /* Configure SMC CS3 for NAND/SmartMedia */
  66. at91_sys_write(AT91_SMC_SETUP(3),
  67. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  68. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  69. at91_sys_write(AT91_SMC_PULSE(3),
  70. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  71. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  72. at91_sys_write(AT91_SMC_CYCLE(3),
  73. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  74. at91_sys_write(AT91_SMC_MODE(3),
  75. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  76. AT91_SMC_EXNWMODE_DISABLE |
  77. #ifdef CONFIG_SYS_NAND_DBW_16
  78. AT91_SMC_DBW_16 |
  79. #else /* CONFIG_SYS_NAND_DBW_8 */
  80. AT91_SMC_DBW_8 |
  81. #endif
  82. AT91_SMC_TDF_(2));
  83. /* Configure RDY/BSY */
  84. at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  85. /* Enable NandFlash */
  86. at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  87. }
  88. #endif /* CONFIG_CMD_NAND */
  89. #ifdef CONFIG_MACB
  90. static void meesc_macb_hw_init(void)
  91. {
  92. /* Enable clock */
  93. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_EMAC);
  94. at91_macb_hw_init();
  95. }
  96. #endif
  97. /*
  98. * Static memory controller initialization to enable Beckhoff ET1100 EtherCAT
  99. * controller debugging
  100. * The ET1100 is located at physical address 0x70000000
  101. * Its process memory is located at physical address 0x70001000
  102. */
  103. static void meesc_ethercat_hw_init(void)
  104. {
  105. /* Configure SMC EBI1_CS0 for EtherCAT */
  106. at91_sys_write(AT91_SMC1_SETUP(0),
  107. AT91_SMC_NWESETUP_(0) | AT91_SMC_NCS_WRSETUP_(0) |
  108. AT91_SMC_NRDSETUP_(0) | AT91_SMC_NCS_RDSETUP_(0));
  109. at91_sys_write(AT91_SMC1_PULSE(0),
  110. AT91_SMC_NWEPULSE_(4) | AT91_SMC_NCS_WRPULSE_(9) |
  111. AT91_SMC_NRDPULSE_(4) | AT91_SMC_NCS_RDPULSE_(9));
  112. at91_sys_write(AT91_SMC1_CYCLE(0),
  113. AT91_SMC_NWECYCLE_(10) | AT91_SMC_NRDCYCLE_(5));
  114. /* Configure behavior at external wait signal, byte-select mode, 16 bit
  115. data bus width, none data float wait states and TDF optimization */
  116. at91_sys_write(AT91_SMC1_MODE(0),
  117. AT91_SMC_READMODE | AT91_SMC_EXNWMODE_READY |
  118. AT91_SMC_BAT_SELECT | AT91_SMC_DBW_16 | AT91_SMC_TDF_(0) |
  119. AT91_SMC_TDFMODE);
  120. /* Configure RDY/BSY */
  121. at91_set_B_periph(AT91_PIN_PE20, 0); /* EBI1_NWAIT */
  122. }
  123. int dram_init(void)
  124. {
  125. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  126. gd->bd->bi_dram[0].size = get_ram_size((long *) PHYS_SDRAM, (1 << 27));
  127. return 0;
  128. }
  129. int board_eth_init(bd_t *bis)
  130. {
  131. int rc = 0;
  132. #ifdef CONFIG_MACB
  133. rc = macb_eth_initialize(0, (void *)AT91SAM9263_BASE_EMAC, 0x00);
  134. #endif
  135. return rc;
  136. }
  137. int checkboard(void)
  138. {
  139. char str[32];
  140. puts("Board: esd CAN-EtherCAT Gateway");
  141. if (getenv_r("serial#", str, sizeof(str)) > 0) {
  142. puts(", serial# ");
  143. puts(str);
  144. }
  145. printf("\nHardware-revision: 1.%d\n", get_hw_rev());
  146. printf("Mach-type: %lu\n", gd->bd->bi_arch_number);
  147. return 0;
  148. }
  149. int board_init(void)
  150. {
  151. /* Peripheral Clock Enable Register */
  152. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_PIOA |
  153. 1 << AT91SAM9263_ID_PIOB |
  154. 1 << AT91SAM9263_ID_PIOCDE);
  155. /* arch number of MEESC-Board */
  156. gd->bd->bi_arch_number = MACH_TYPE_MEESC;
  157. /* adress of boot parameters */
  158. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  159. at91_serial_hw_init();
  160. #ifdef CONFIG_CMD_NAND
  161. meesc_nand_hw_init();
  162. #endif
  163. meesc_ethercat_hw_init();
  164. #ifdef CONFIG_HAS_DATAFLASH
  165. at91_spi0_hw_init(1 << 0);
  166. #endif
  167. #ifdef CONFIG_MACB
  168. meesc_macb_hw_init();
  169. #endif
  170. #ifdef CONFIG_AT91_CAN
  171. at91_can_hw_init();
  172. #endif
  173. return 0;
  174. }