fsl_pci_init.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <common.h>
  20. #include <malloc.h>
  21. #include <asm/fsl_serdes.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. /*
  24. * PCI/PCIE Controller initialization for mpc85xx/mpc86xx soc's
  25. *
  26. * Initialize controller and call the common driver/pci pci_hose_scan to
  27. * scan for bridges and devices.
  28. *
  29. * Hose fields which need to be pre-initialized by board specific code:
  30. * regions[]
  31. * first_busno
  32. *
  33. * Fields updated:
  34. * last_busno
  35. */
  36. #include <pci.h>
  37. #include <asm/io.h>
  38. #include <asm/fsl_pci.h>
  39. /* Freescale-specific PCI config registers */
  40. #define FSL_PCI_PBFR 0x44
  41. #define FSL_PCIE_CAP_ID 0x4c
  42. #define FSL_PCIE_CFG_RDY 0x4b0
  43. #define FSL_PROG_IF_AGENT 0x1
  44. #ifndef CONFIG_SYS_PCI_MEMORY_BUS
  45. #define CONFIG_SYS_PCI_MEMORY_BUS 0
  46. #endif
  47. #ifndef CONFIG_SYS_PCI_MEMORY_PHYS
  48. #define CONFIG_SYS_PCI_MEMORY_PHYS 0
  49. #endif
  50. #if defined(CONFIG_SYS_PCI_64BIT) && !defined(CONFIG_SYS_PCI64_MEMORY_BUS)
  51. #define CONFIG_SYS_PCI64_MEMORY_BUS (64ull*1024*1024*1024)
  52. #endif
  53. /* Setup one inbound ATMU window.
  54. *
  55. * We let the caller decide what the window size should be
  56. */
  57. static void set_inbound_window(volatile pit_t *pi,
  58. struct pci_region *r,
  59. u64 size)
  60. {
  61. u32 sz = (__ilog2_u64(size) - 1);
  62. u32 flag = PIWAR_EN | PIWAR_LOCAL |
  63. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
  64. out_be32(&pi->pitar, r->phys_start >> 12);
  65. out_be32(&pi->piwbar, r->bus_start >> 12);
  66. #ifdef CONFIG_SYS_PCI_64BIT
  67. out_be32(&pi->piwbear, r->bus_start >> 44);
  68. #else
  69. out_be32(&pi->piwbear, 0);
  70. #endif
  71. if (r->flags & PCI_REGION_PREFETCH)
  72. flag |= PIWAR_PF;
  73. out_be32(&pi->piwar, flag | sz);
  74. }
  75. int fsl_setup_hose(struct pci_controller *hose, unsigned long addr)
  76. {
  77. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) addr;
  78. /* Reset hose to make sure its in a clean state */
  79. memset(hose, 0, sizeof(struct pci_controller));
  80. pci_setup_indirect(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  81. return fsl_is_pci_agent(hose);
  82. }
  83. static int fsl_pci_setup_inbound_windows(struct pci_controller *hose,
  84. u64 out_lo, u8 pcie_cap,
  85. volatile pit_t *pi)
  86. {
  87. struct pci_region *r = hose->regions + hose->region_count;
  88. u64 sz = min((u64)gd->ram_size, (1ull << 32));
  89. phys_addr_t phys_start = CONFIG_SYS_PCI_MEMORY_PHYS;
  90. pci_addr_t bus_start = CONFIG_SYS_PCI_MEMORY_BUS;
  91. pci_size_t pci_sz;
  92. /* we have no space available for inbound memory mapping */
  93. if (bus_start > out_lo) {
  94. printf ("no space for inbound mapping of memory\n");
  95. return 0;
  96. }
  97. /* limit size */
  98. if ((bus_start + sz) > out_lo) {
  99. sz = out_lo - bus_start;
  100. debug ("limiting size to %llx\n", sz);
  101. }
  102. pci_sz = 1ull << __ilog2_u64(sz);
  103. /*
  104. * we can overlap inbound/outbound windows on PCI-E since RX & TX
  105. * links a separate
  106. */
  107. if ((pcie_cap == PCI_CAP_ID_EXP) && (pci_sz < sz)) {
  108. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  109. (u64)bus_start, (u64)phys_start, (u64)sz);
  110. pci_set_region(r, bus_start, phys_start, sz,
  111. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  112. PCI_REGION_PREFETCH);
  113. /* if we aren't an exact power of two match, pci_sz is smaller
  114. * round it up to the next power of two. We report the actual
  115. * size to pci region tracking.
  116. */
  117. if (pci_sz != sz)
  118. sz = 2ull << __ilog2_u64(sz);
  119. set_inbound_window(pi--, r++, sz);
  120. sz = 0; /* make sure we dont set the R2 window */
  121. } else {
  122. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  123. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  124. pci_set_region(r, bus_start, phys_start, pci_sz,
  125. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  126. PCI_REGION_PREFETCH);
  127. set_inbound_window(pi--, r++, pci_sz);
  128. sz -= pci_sz;
  129. bus_start += pci_sz;
  130. phys_start += pci_sz;
  131. pci_sz = 1ull << __ilog2_u64(sz);
  132. if (sz) {
  133. debug ("R1 bus_start: %llx phys_start: %llx size: %llx\n",
  134. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  135. pci_set_region(r, bus_start, phys_start, pci_sz,
  136. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  137. PCI_REGION_PREFETCH);
  138. set_inbound_window(pi--, r++, pci_sz);
  139. sz -= pci_sz;
  140. bus_start += pci_sz;
  141. phys_start += pci_sz;
  142. }
  143. }
  144. #if defined(CONFIG_PHYS_64BIT) && defined(CONFIG_SYS_PCI_64BIT)
  145. /*
  146. * On 64-bit capable systems, set up a mapping for all of DRAM
  147. * in high pci address space.
  148. */
  149. pci_sz = 1ull << __ilog2_u64(gd->ram_size);
  150. /* round up to the next largest power of two */
  151. if (gd->ram_size > pci_sz)
  152. pci_sz = 1ull << (__ilog2_u64(gd->ram_size) + 1);
  153. debug ("R64 bus_start: %llx phys_start: %llx size: %llx\n",
  154. (u64)CONFIG_SYS_PCI64_MEMORY_BUS,
  155. (u64)CONFIG_SYS_PCI_MEMORY_PHYS,
  156. (u64)pci_sz);
  157. pci_set_region(r,
  158. CONFIG_SYS_PCI64_MEMORY_BUS,
  159. CONFIG_SYS_PCI_MEMORY_PHYS,
  160. pci_sz,
  161. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  162. PCI_REGION_PREFETCH);
  163. set_inbound_window(pi--, r++, pci_sz);
  164. #else
  165. pci_sz = 1ull << __ilog2_u64(sz);
  166. if (sz) {
  167. debug ("R2 bus_start: %llx phys_start: %llx size: %llx\n",
  168. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  169. pci_set_region(r, bus_start, phys_start, pci_sz,
  170. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  171. PCI_REGION_PREFETCH);
  172. sz -= pci_sz;
  173. bus_start += pci_sz;
  174. phys_start += pci_sz;
  175. set_inbound_window(pi--, r++, pci_sz);
  176. }
  177. #endif
  178. #ifdef CONFIG_PHYS_64BIT
  179. if (sz && (((u64)gd->ram_size) < (1ull << 32)))
  180. printf("Was not able to map all of memory via "
  181. "inbound windows -- %lld remaining\n", sz);
  182. #endif
  183. hose->region_count = r - hose->regions;
  184. return 1;
  185. }
  186. void fsl_pci_init(struct pci_controller *hose, struct fsl_pci_info *pci_info)
  187. {
  188. u32 cfg_addr = (u32)&((ccsr_fsl_pci_t *)pci_info->regs)->cfg_addr;
  189. u32 cfg_data = (u32)&((ccsr_fsl_pci_t *)pci_info->regs)->cfg_data;
  190. u16 temp16;
  191. u32 temp32;
  192. u32 block_rev;
  193. int enabled, r, inbound = 0;
  194. u16 ltssm;
  195. u8 temp8, pcie_cap;
  196. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)cfg_addr;
  197. struct pci_region *reg = hose->regions + hose->region_count;
  198. pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
  199. /* Initialize ATMU registers based on hose regions and flags */
  200. volatile pot_t *po = &pci->pot[1]; /* skip 0 */
  201. volatile pit_t *pi;
  202. u64 out_hi = 0, out_lo = -1ULL;
  203. u32 pcicsrbar, pcicsrbar_sz;
  204. pci_setup_indirect(hose, cfg_addr, cfg_data);
  205. block_rev = in_be32(&pci->block_rev1);
  206. if (PEX_IP_BLK_REV_2_2 <= block_rev) {
  207. pi = &pci->pit[2]; /* 0xDC0 */
  208. } else {
  209. pi = &pci->pit[3]; /* 0xDE0 */
  210. }
  211. /* Handle setup of outbound windows first */
  212. for (r = 0; r < hose->region_count; r++) {
  213. unsigned long flags = hose->regions[r].flags;
  214. u32 sz = (__ilog2_u64((u64)hose->regions[r].size) - 1);
  215. flags &= PCI_REGION_SYS_MEMORY|PCI_REGION_TYPE;
  216. if (flags != PCI_REGION_SYS_MEMORY) {
  217. u64 start = hose->regions[r].bus_start;
  218. u64 end = start + hose->regions[r].size;
  219. out_be32(&po->powbar, hose->regions[r].phys_start >> 12);
  220. out_be32(&po->potar, start >> 12);
  221. #ifdef CONFIG_SYS_PCI_64BIT
  222. out_be32(&po->potear, start >> 44);
  223. #else
  224. out_be32(&po->potear, 0);
  225. #endif
  226. if (hose->regions[r].flags & PCI_REGION_IO) {
  227. out_be32(&po->powar, POWAR_EN | sz |
  228. POWAR_IO_READ | POWAR_IO_WRITE);
  229. } else {
  230. out_be32(&po->powar, POWAR_EN | sz |
  231. POWAR_MEM_READ | POWAR_MEM_WRITE);
  232. out_lo = min(start, out_lo);
  233. out_hi = max(end, out_hi);
  234. }
  235. po++;
  236. }
  237. }
  238. debug("Outbound memory range: %llx:%llx\n", out_lo, out_hi);
  239. /* setup PCSRBAR/PEXCSRBAR */
  240. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0xffffffff);
  241. pci_hose_read_config_dword (hose, dev, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
  242. pcicsrbar_sz = ~pcicsrbar_sz + 1;
  243. if (out_hi < (0x100000000ull - pcicsrbar_sz) ||
  244. (out_lo > 0x100000000ull))
  245. pcicsrbar = 0x100000000ull - pcicsrbar_sz;
  246. else
  247. pcicsrbar = (out_lo - pcicsrbar_sz) & -pcicsrbar_sz;
  248. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, pcicsrbar);
  249. out_lo = min(out_lo, (u64)pcicsrbar);
  250. debug("PCICSRBAR @ 0x%x\n", pcicsrbar);
  251. pci_set_region(reg++, pcicsrbar, CONFIG_SYS_CCSRBAR_PHYS,
  252. pcicsrbar_sz, PCI_REGION_SYS_MEMORY);
  253. hose->region_count++;
  254. /* see if we are a PCIe or PCI controller */
  255. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  256. /* inbound */
  257. inbound = fsl_pci_setup_inbound_windows(hose, out_lo, pcie_cap, pi);
  258. for (r = 0; r < hose->region_count; r++)
  259. debug("PCI reg:%d %016llx:%016llx %016llx %08lx\n", r,
  260. (u64)hose->regions[r].phys_start,
  261. (u64)hose->regions[r].bus_start,
  262. (u64)hose->regions[r].size,
  263. hose->regions[r].flags);
  264. pci_register_hose(hose);
  265. pciauto_config_init(hose); /* grab pci_{mem,prefetch,io} */
  266. hose->current_busno = hose->first_busno;
  267. out_be32(&pci->pedr, 0xffffffff); /* Clear any errors */
  268. out_be32(&pci->peer, ~0x20140); /* Enable All Error Interrupts except
  269. * - Master abort (pci)
  270. * - Master PERR (pci)
  271. * - ICCA (PCIe)
  272. */
  273. pci_hose_read_config_dword(hose, dev, PCI_DCR, &temp32);
  274. temp32 |= 0xf000e; /* set URR, FER, NFER (but not CER) */
  275. pci_hose_write_config_dword(hose, dev, PCI_DCR, temp32);
  276. #if defined(CONFIG_FSL_PCIE_DISABLE_ASPM)
  277. temp32 = 0;
  278. pci_hose_read_config_dword(hose, dev, PCI_LCR, &temp32);
  279. temp32 &= ~0x03; /* Disable ASPM */
  280. pci_hose_write_config_dword(hose, dev, PCI_LCR, temp32);
  281. udelay(1);
  282. #endif
  283. if (pcie_cap == PCI_CAP_ID_EXP) {
  284. pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm);
  285. enabled = ltssm >= PCI_LTSSM_L0;
  286. #ifdef CONFIG_FSL_PCIE_RESET
  287. if (ltssm == 1) {
  288. int i;
  289. debug("....PCIe link error. " "LTSSM=0x%02x.", ltssm);
  290. /* assert PCIe reset */
  291. setbits_be32(&pci->pdb_stat, 0x08000000);
  292. (void) in_be32(&pci->pdb_stat);
  293. udelay(100);
  294. debug(" Asserting PCIe reset @%p = %x\n",
  295. &pci->pdb_stat, in_be32(&pci->pdb_stat));
  296. /* clear PCIe reset */
  297. clrbits_be32(&pci->pdb_stat, 0x08000000);
  298. asm("sync;isync");
  299. for (i=0; i<100 && ltssm < PCI_LTSSM_L0; i++) {
  300. pci_hose_read_config_word(hose, dev, PCI_LTSSM,
  301. &ltssm);
  302. udelay(1000);
  303. debug("....PCIe link error. "
  304. "LTSSM=0x%02x.\n", ltssm);
  305. }
  306. enabled = ltssm >= PCI_LTSSM_L0;
  307. /* we need to re-write the bar0 since a reset will
  308. * clear it
  309. */
  310. pci_hose_write_config_dword(hose, dev,
  311. PCI_BASE_ADDRESS_0, pcicsrbar);
  312. }
  313. #endif
  314. if (!enabled) {
  315. /* Let the user know there's no PCIe link */
  316. printf("no link, regs @ 0x%lx\n", pci_info->regs);
  317. hose->last_busno = hose->first_busno;
  318. return;
  319. }
  320. out_be32(&pci->pme_msg_det, 0xffffffff);
  321. out_be32(&pci->pme_msg_int_en, 0xffffffff);
  322. /* Print the negotiated PCIe link width */
  323. pci_hose_read_config_word(hose, dev, PCI_LSR, &temp16);
  324. printf("x%d, regs @ 0x%lx\n", (temp16 & 0x3f0 ) >> 4,
  325. pci_info->regs);
  326. hose->current_busno++; /* Start scan with secondary */
  327. pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
  328. }
  329. /* Use generic setup_device to initialize standard pci regs,
  330. * but do not allocate any windows since any BAR found (such
  331. * as PCSRBAR) is not in this cpu's memory space.
  332. */
  333. pciauto_setup_device(hose, dev, 0, hose->pci_mem,
  334. hose->pci_prefetch, hose->pci_io);
  335. if (inbound) {
  336. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &temp16);
  337. pci_hose_write_config_word(hose, dev, PCI_COMMAND,
  338. temp16 | PCI_COMMAND_MEMORY);
  339. }
  340. #ifndef CONFIG_PCI_NOSCAN
  341. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &temp8);
  342. /* Programming Interface (PCI_CLASS_PROG)
  343. * 0 == pci host or pcie root-complex,
  344. * 1 == pci agent or pcie end-point
  345. */
  346. if (!temp8) {
  347. debug(" Scanning PCI bus %02x\n",
  348. hose->current_busno);
  349. hose->last_busno = pci_hose_scan_bus(hose, hose->current_busno);
  350. } else {
  351. debug(" Not scanning PCI bus %02x. PI=%x\n",
  352. hose->current_busno, temp8);
  353. hose->last_busno = hose->current_busno;
  354. }
  355. /* if we are PCIe - update limit regs and subordinate busno
  356. * for the virtual P2P bridge
  357. */
  358. if (pcie_cap == PCI_CAP_ID_EXP) {
  359. pciauto_postscan_setup_bridge(hose, dev, hose->last_busno);
  360. }
  361. #else
  362. hose->last_busno = hose->current_busno;
  363. #endif
  364. /* Clear all error indications */
  365. if (pcie_cap == PCI_CAP_ID_EXP)
  366. out_be32(&pci->pme_msg_det, 0xffffffff);
  367. out_be32(&pci->pedr, 0xffffffff);
  368. pci_hose_read_config_word (hose, dev, PCI_DSR, &temp16);
  369. if (temp16) {
  370. pci_hose_write_config_word(hose, dev, PCI_DSR, 0xffff);
  371. }
  372. pci_hose_read_config_word (hose, dev, PCI_SEC_STATUS, &temp16);
  373. if (temp16) {
  374. pci_hose_write_config_word(hose, dev, PCI_SEC_STATUS, 0xffff);
  375. }
  376. }
  377. int fsl_is_pci_agent(struct pci_controller *hose)
  378. {
  379. u8 prog_if;
  380. pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
  381. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prog_if);
  382. return (prog_if == FSL_PROG_IF_AGENT);
  383. }
  384. int fsl_pci_init_port(struct fsl_pci_info *pci_info,
  385. struct pci_controller *hose, int busno)
  386. {
  387. volatile ccsr_fsl_pci_t *pci;
  388. struct pci_region *r;
  389. pci_dev_t dev = PCI_BDF(busno,0,0);
  390. u8 pcie_cap;
  391. pci = (ccsr_fsl_pci_t *) pci_info->regs;
  392. /* on non-PCIe controllers we don't have pme_msg_det so this code
  393. * should do nothing since the read will return 0
  394. */
  395. if (in_be32(&pci->pme_msg_det)) {
  396. out_be32(&pci->pme_msg_det, 0xffffffff);
  397. debug (" with errors. Clearing. Now 0x%08x",
  398. pci->pme_msg_det);
  399. }
  400. r = hose->regions + hose->region_count;
  401. /* outbound memory */
  402. pci_set_region(r++,
  403. pci_info->mem_bus,
  404. pci_info->mem_phys,
  405. pci_info->mem_size,
  406. PCI_REGION_MEM);
  407. /* outbound io */
  408. pci_set_region(r++,
  409. pci_info->io_bus,
  410. pci_info->io_phys,
  411. pci_info->io_size,
  412. PCI_REGION_IO);
  413. hose->region_count = r - hose->regions;
  414. hose->first_busno = busno;
  415. fsl_pci_init(hose, pci_info);
  416. if (fsl_is_pci_agent(hose)) {
  417. fsl_pci_config_unlock(hose);
  418. hose->last_busno = hose->first_busno;
  419. }
  420. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  421. printf("PCI%s%x: Bus %02x - %02x\n", pcie_cap == PCI_CAP_ID_EXP ?
  422. "e" : "", pci_info->pci_num,
  423. hose->first_busno, hose->last_busno);
  424. return(hose->last_busno + 1);
  425. }
  426. /* Enable inbound PCI config cycles for agent/endpoint interface */
  427. void fsl_pci_config_unlock(struct pci_controller *hose)
  428. {
  429. pci_dev_t dev = PCI_BDF(hose->first_busno,0,0);
  430. u8 agent;
  431. u8 pcie_cap;
  432. u16 pbfr;
  433. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &agent);
  434. if (!agent)
  435. return;
  436. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  437. if (pcie_cap != 0x0) {
  438. /* PCIe - set CFG_READY bit of Configuration Ready Register */
  439. pci_hose_write_config_byte(hose, dev, FSL_PCIE_CFG_RDY, 0x1);
  440. } else {
  441. /* PCI - clear ACL bit of PBFR */
  442. pci_hose_read_config_word(hose, dev, FSL_PCI_PBFR, &pbfr);
  443. pbfr &= ~0x20;
  444. pci_hose_write_config_word(hose, dev, FSL_PCI_PBFR, pbfr);
  445. }
  446. }
  447. #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) || \
  448. defined(CONFIG_PCIE3) || defined(CONFIG_PCIE4)
  449. int fsl_configure_pcie(struct fsl_pci_info *info,
  450. struct pci_controller *hose,
  451. const char *connected, int busno)
  452. {
  453. int is_endpoint;
  454. set_next_law(info->mem_phys, law_size_bits(info->mem_size), info->law);
  455. set_next_law(info->io_phys, law_size_bits(info->io_size), info->law);
  456. is_endpoint = fsl_setup_hose(hose, info->regs);
  457. printf("PCIe%u: %s", info->pci_num,
  458. is_endpoint ? "Endpoint" : "Root Complex");
  459. if (connected)
  460. printf(" of %s", connected);
  461. puts(", ");
  462. return fsl_pci_init_port(info, hose, busno);
  463. }
  464. #if defined(CONFIG_FSL_CORENET)
  465. #define _DEVDISR_PCIE1 FSL_CORENET_DEVDISR_PCIE1
  466. #define _DEVDISR_PCIE2 FSL_CORENET_DEVDISR_PCIE2
  467. #define _DEVDISR_PCIE3 FSL_CORENET_DEVDISR_PCIE3
  468. #define _DEVDISR_PCIE4 FSL_CORENET_DEVDISR_PCIE4
  469. #define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
  470. #elif defined(CONFIG_MPC85xx)
  471. #define _DEVDISR_PCIE1 MPC85xx_DEVDISR_PCIE
  472. #define _DEVDISR_PCIE2 MPC85xx_DEVDISR_PCIE2
  473. #define _DEVDISR_PCIE3 MPC85xx_DEVDISR_PCIE3
  474. #define _DEVDISR_PCIE4 0
  475. #define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
  476. #elif defined(CONFIG_MPC86xx)
  477. #define _DEVDISR_PCIE1 MPC86xx_DEVDISR_PCIE1
  478. #define _DEVDISR_PCIE2 MPC86xx_DEVDISR_PCIE2
  479. #define _DEVDISR_PCIE3 0
  480. #define _DEVDISR_PCIE4 0
  481. #define CONFIG_SYS_MPC8xxx_GUTS_ADDR \
  482. (&((immap_t *)CONFIG_SYS_IMMR)->im_gur)
  483. #else
  484. #error "No defines for DEVDISR_PCIE"
  485. #endif
  486. /* Implement a dummy function for those platforms w/o SERDES */
  487. static const char *__board_serdes_name(enum srds_prtcl device)
  488. {
  489. switch (device) {
  490. #ifdef CONFIG_SYS_PCIE1_NAME
  491. case PCIE1:
  492. return CONFIG_SYS_PCIE1_NAME;
  493. #endif
  494. #ifdef CONFIG_SYS_PCIE2_NAME
  495. case PCIE2:
  496. return CONFIG_SYS_PCIE2_NAME;
  497. #endif
  498. #ifdef CONFIG_SYS_PCIE3_NAME
  499. case PCIE3:
  500. return CONFIG_SYS_PCIE3_NAME;
  501. #endif
  502. #ifdef CONFIG_SYS_PCIE4_NAME
  503. case PCIE4:
  504. return CONFIG_SYS_PCIE4_NAME;
  505. #endif
  506. default:
  507. return NULL;
  508. }
  509. return NULL;
  510. }
  511. __attribute__((weak, alias("__board_serdes_name"))) const char *
  512. board_serdes_name(enum srds_prtcl device);
  513. static u32 devdisr_mask[] = {
  514. _DEVDISR_PCIE1,
  515. _DEVDISR_PCIE2,
  516. _DEVDISR_PCIE3,
  517. _DEVDISR_PCIE4,
  518. };
  519. int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev,
  520. struct fsl_pci_info *pci_info)
  521. {
  522. struct pci_controller *hose;
  523. int num = dev - PCIE1;
  524. hose = calloc(1, sizeof(struct pci_controller));
  525. if (!hose)
  526. return busno;
  527. if (is_serdes_configured(dev) && !(devdisr & devdisr_mask[num])) {
  528. busno = fsl_configure_pcie(pci_info, hose,
  529. board_serdes_name(dev), busno);
  530. } else {
  531. printf("PCIe%d: disabled\n", num + 1);
  532. }
  533. return busno;
  534. }
  535. int fsl_pcie_init_board(int busno)
  536. {
  537. struct fsl_pci_info pci_info;
  538. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC8xxx_GUTS_ADDR;
  539. u32 devdisr = in_be32(&gur->devdisr);
  540. #ifdef CONFIG_PCIE1
  541. SET_STD_PCIE_INFO(pci_info, 1);
  542. busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE1, &pci_info);
  543. #else
  544. setbits_be32(&gur->devdisr, _DEVDISR_PCIE1); /* disable */
  545. #endif
  546. #ifdef CONFIG_PCIE2
  547. SET_STD_PCIE_INFO(pci_info, 2);
  548. busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE2, &pci_info);
  549. #else
  550. setbits_be32(&gur->devdisr, _DEVDISR_PCIE2); /* disable */
  551. #endif
  552. #ifdef CONFIG_PCIE3
  553. SET_STD_PCIE_INFO(pci_info, 3);
  554. busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE3, &pci_info);
  555. #else
  556. setbits_be32(&gur->devdisr, _DEVDISR_PCIE3); /* disable */
  557. #endif
  558. #ifdef CONFIG_PCIE4
  559. SET_STD_PCIE_INFO(pci_info, 4);
  560. busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE4, &pci_info);
  561. #else
  562. setbits_be32(&gur->devdisr, _DEVDISR_PCIE4); /* disable */
  563. #endif
  564. return busno;
  565. }
  566. #else
  567. int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev,
  568. struct fsl_pci_info *pci_info)
  569. {
  570. return busno;
  571. }
  572. int fsl_pcie_init_board(int busno)
  573. {
  574. return busno;
  575. }
  576. #endif
  577. #ifdef CONFIG_OF_BOARD_SETUP
  578. #include <libfdt.h>
  579. #include <fdt_support.h>
  580. void ft_fsl_pci_setup(void *blob, const char *pci_compat,
  581. unsigned long ctrl_addr)
  582. {
  583. int off;
  584. u32 bus_range[2];
  585. phys_addr_t p_ctrl_addr = (phys_addr_t)ctrl_addr;
  586. struct pci_controller *hose;
  587. hose = find_hose_by_cfg_addr((void *)(ctrl_addr));
  588. /* convert ctrl_addr to true physical address */
  589. p_ctrl_addr = (phys_addr_t)ctrl_addr - CONFIG_SYS_CCSRBAR;
  590. p_ctrl_addr += CONFIG_SYS_CCSRBAR_PHYS;
  591. off = fdt_node_offset_by_compat_reg(blob, pci_compat, p_ctrl_addr);
  592. if (off < 0)
  593. return;
  594. /* We assume a cfg_addr not being set means we didn't setup the controller */
  595. if ((hose == NULL) || (hose->cfg_addr == NULL)) {
  596. fdt_del_node(blob, off);
  597. } else {
  598. bus_range[0] = 0;
  599. bus_range[1] = hose->last_busno - hose->first_busno;
  600. fdt_setprop(blob, off, "bus-range", &bus_range[0], 2*4);
  601. fdt_pci_dma_ranges(blob, off, hose);
  602. }
  603. }
  604. #endif