mx6qsabresd.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <common.h>
  20. #include <asm/io.h>
  21. #include <asm/arch/clock.h>
  22. #include <asm/arch/imx-regs.h>
  23. #include <asm/arch/iomux.h>
  24. #include <asm/arch/mx6x_pins.h>
  25. #include <asm/errno.h>
  26. #include <asm/gpio.h>
  27. #include <asm/imx-common/iomux-v3.h>
  28. #include <mmc.h>
  29. #include <fsl_esdhc.h>
  30. #include <miiphy.h>
  31. #include <netdev.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  34. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  35. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  36. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  37. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  38. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  39. #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  40. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  41. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  42. int dram_init(void)
  43. {
  44. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  45. return 0;
  46. }
  47. iomux_v3_cfg_t uart1_pads[] = {
  48. MX6Q_PAD_CSI0_DAT10__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  49. MX6Q_PAD_CSI0_DAT11__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  50. };
  51. iomux_v3_cfg_t enet_pads[] = {
  52. MX6Q_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  53. MX6Q_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  54. MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  55. MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  56. MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  57. MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  58. MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  59. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  60. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  61. MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  62. MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  63. MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  64. MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  65. MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  66. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  67. /* AR8031 PHY Reset */
  68. MX6Q_PAD_ENET_CRS_DV__GPIO_1_25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  69. };
  70. static void setup_iomux_enet(void)
  71. {
  72. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  73. /* Reset AR8031 PHY */
  74. gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
  75. udelay(500);
  76. gpio_set_value(IMX_GPIO_NR(1, 25), 1);
  77. }
  78. iomux_v3_cfg_t usdhc3_pads[] = {
  79. MX6Q_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  80. MX6Q_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  81. MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  82. MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  83. MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  84. MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  85. MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  86. MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  87. MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  88. MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  89. MX6Q_PAD_NANDF_D0__GPIO_2_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  90. };
  91. static void setup_iomux_uart(void)
  92. {
  93. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  94. }
  95. #ifdef CONFIG_FSL_ESDHC
  96. struct fsl_esdhc_cfg usdhc_cfg[1] = {
  97. {USDHC3_BASE_ADDR},
  98. };
  99. int board_mmc_getcd(struct mmc *mmc)
  100. {
  101. gpio_direction_input(IMX_GPIO_NR(2, 0));
  102. return !gpio_get_value(IMX_GPIO_NR(2, 0));
  103. }
  104. int board_mmc_init(bd_t *bis)
  105. {
  106. imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  107. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  108. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  109. }
  110. #endif
  111. int mx6_rgmii_rework(struct phy_device *phydev)
  112. {
  113. unsigned short val;
  114. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  115. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  116. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  117. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  118. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  119. val &= 0xffe3;
  120. val |= 0x18;
  121. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  122. /* introduce tx clock delay */
  123. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  124. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  125. val |= 0x0100;
  126. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  127. return 0;
  128. }
  129. int board_phy_config(struct phy_device *phydev)
  130. {
  131. mx6_rgmii_rework(phydev);
  132. if (phydev->drv->config)
  133. phydev->drv->config(phydev);
  134. return 0;
  135. }
  136. int board_eth_init(bd_t *bis)
  137. {
  138. int ret;
  139. setup_iomux_enet();
  140. ret = cpu_eth_init(bis);
  141. if (ret)
  142. printf("FEC MXC: %s:failed\n", __func__);
  143. return 0;
  144. }
  145. u32 get_board_rev(void)
  146. {
  147. return 0x63000;
  148. }
  149. int board_early_init_f(void)
  150. {
  151. setup_iomux_uart();
  152. return 0;
  153. }
  154. int board_init(void)
  155. {
  156. /* address of boot parameters */
  157. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  158. return 0;
  159. }
  160. int checkboard(void)
  161. {
  162. puts("Board: MX6Q-SabreSD\n");
  163. return 0;
  164. }