exynos_fimd.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * Author: InKi Dae <inki.dae@samsung.com>
  5. * Author: Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <config.h>
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <lcd.h>
  26. #include <div64.h>
  27. #include <asm/arch/clk.h>
  28. #include <asm/arch/clock.h>
  29. #include <asm/arch/cpu.h>
  30. #include "exynos_fb.h"
  31. static unsigned long *lcd_base_addr;
  32. static vidinfo_t *pvid;
  33. void exynos_fimd_lcd_init_mem(u_long screen_base, u_long fb_size,
  34. u_long palette_size)
  35. {
  36. lcd_base_addr = (unsigned long *)screen_base;
  37. }
  38. static void exynos_fimd_set_dualrgb(unsigned int enabled)
  39. {
  40. struct exynos_fb *fimd_ctrl =
  41. (struct exynos_fb *)samsung_get_base_fimd();
  42. unsigned int cfg = 0;
  43. if (enabled) {
  44. cfg = EXYNOS_DUALRGB_BYPASS_DUAL | EXYNOS_DUALRGB_LINESPLIT |
  45. EXYNOS_DUALRGB_VDEN_EN_ENABLE;
  46. /* in case of Line Split mode, MAIN_CNT doesn't neet to set. */
  47. cfg |= EXYNOS_DUALRGB_SUB_CNT(pvid->vl_col / 2) |
  48. EXYNOS_DUALRGB_MAIN_CNT(0);
  49. }
  50. writel(cfg, &fimd_ctrl->dualrgb);
  51. }
  52. static void exynos_fimd_set_dp_clkcon(unsigned int enabled)
  53. {
  54. struct exynos_fb *fimd_ctrl =
  55. (struct exynos_fb *)samsung_get_base_fimd();
  56. unsigned int cfg = 0;
  57. if (enabled)
  58. cfg = EXYNOS_DP_CLK_ENABLE;
  59. writel(cfg, &fimd_ctrl->dp_mie_clkcon);
  60. }
  61. static void exynos_fimd_set_par(unsigned int win_id)
  62. {
  63. unsigned int cfg = 0;
  64. struct exynos_fb *fimd_ctrl =
  65. (struct exynos_fb *)samsung_get_base_fimd();
  66. /* set window control */
  67. cfg = readl((unsigned int)&fimd_ctrl->wincon0 +
  68. EXYNOS_WINCON(win_id));
  69. cfg &= ~(EXYNOS_WINCON_BITSWP_ENABLE | EXYNOS_WINCON_BYTESWP_ENABLE |
  70. EXYNOS_WINCON_HAWSWP_ENABLE | EXYNOS_WINCON_WSWP_ENABLE |
  71. EXYNOS_WINCON_BURSTLEN_MASK | EXYNOS_WINCON_BPPMODE_MASK |
  72. EXYNOS_WINCON_INRGB_MASK | EXYNOS_WINCON_DATAPATH_MASK);
  73. /* DATAPATH is DMA */
  74. cfg |= EXYNOS_WINCON_DATAPATH_DMA;
  75. /* bpp is 32 */
  76. cfg |= EXYNOS_WINCON_WSWP_ENABLE;
  77. /* dma burst is 16 */
  78. cfg |= EXYNOS_WINCON_BURSTLEN_16WORD;
  79. /* pixel format is unpacked RGB888 */
  80. cfg |= EXYNOS_WINCON_BPPMODE_24BPP_888;
  81. writel(cfg, (unsigned int)&fimd_ctrl->wincon0 +
  82. EXYNOS_WINCON(win_id));
  83. /* set window position to x=0, y=0*/
  84. cfg = EXYNOS_VIDOSD_LEFT_X(0) | EXYNOS_VIDOSD_TOP_Y(0);
  85. writel(cfg, (unsigned int)&fimd_ctrl->vidosd0a +
  86. EXYNOS_VIDOSD(win_id));
  87. cfg = EXYNOS_VIDOSD_RIGHT_X(pvid->vl_col - 1) |
  88. EXYNOS_VIDOSD_BOTTOM_Y(pvid->vl_row - 1) |
  89. EXYNOS_VIDOSD_RIGHT_X_E(1) |
  90. EXYNOS_VIDOSD_BOTTOM_Y_E(0);
  91. writel(cfg, (unsigned int)&fimd_ctrl->vidosd0b +
  92. EXYNOS_VIDOSD(win_id));
  93. /* set window size for window0*/
  94. cfg = EXYNOS_VIDOSD_SIZE(pvid->vl_col * pvid->vl_row);
  95. writel(cfg, (unsigned int)&fimd_ctrl->vidosd0c +
  96. EXYNOS_VIDOSD(win_id));
  97. }
  98. static void exynos_fimd_set_buffer_address(unsigned int win_id)
  99. {
  100. unsigned long start_addr, end_addr;
  101. struct exynos_fb *fimd_ctrl =
  102. (struct exynos_fb *)samsung_get_base_fimd();
  103. start_addr = (unsigned long)lcd_base_addr;
  104. end_addr = start_addr + ((pvid->vl_col * (NBITS(pvid->vl_bpix) / 8)) *
  105. pvid->vl_row);
  106. writel(start_addr, (unsigned int)&fimd_ctrl->vidw00add0b0 +
  107. EXYNOS_BUFFER_OFFSET(win_id));
  108. writel(end_addr, (unsigned int)&fimd_ctrl->vidw00add1b0 +
  109. EXYNOS_BUFFER_OFFSET(win_id));
  110. }
  111. static void exynos_fimd_set_clock(vidinfo_t *pvid)
  112. {
  113. unsigned int cfg = 0, div = 0, remainder, remainder_div;
  114. unsigned long pixel_clock;
  115. unsigned long long src_clock;
  116. struct exynos_fb *fimd_ctrl =
  117. (struct exynos_fb *)samsung_get_base_fimd();
  118. if (pvid->dual_lcd_enabled) {
  119. pixel_clock = pvid->vl_freq *
  120. (pvid->vl_hspw + pvid->vl_hfpd +
  121. pvid->vl_hbpd + pvid->vl_col / 2) *
  122. (pvid->vl_vspw + pvid->vl_vfpd +
  123. pvid->vl_vbpd + pvid->vl_row);
  124. } else if (pvid->interface_mode == FIMD_CPU_INTERFACE) {
  125. pixel_clock = pvid->vl_freq *
  126. pvid->vl_width * pvid->vl_height *
  127. (pvid->cs_setup + pvid->wr_setup +
  128. pvid->wr_act + pvid->wr_hold + 1);
  129. } else {
  130. pixel_clock = pvid->vl_freq *
  131. (pvid->vl_hspw + pvid->vl_hfpd +
  132. pvid->vl_hbpd + pvid->vl_col) *
  133. (pvid->vl_vspw + pvid->vl_vfpd +
  134. pvid->vl_vbpd + pvid->vl_row);
  135. }
  136. cfg = readl(&fimd_ctrl->vidcon0);
  137. cfg &= ~(EXYNOS_VIDCON0_CLKSEL_MASK | EXYNOS_VIDCON0_CLKVALUP_MASK |
  138. EXYNOS_VIDCON0_CLKVAL_F(0xFF) | EXYNOS_VIDCON0_VCLKEN_MASK |
  139. EXYNOS_VIDCON0_CLKDIR_MASK);
  140. cfg |= (EXYNOS_VIDCON0_CLKSEL_SCLK | EXYNOS_VIDCON0_CLKVALUP_ALWAYS |
  141. EXYNOS_VIDCON0_VCLKEN_NORMAL | EXYNOS_VIDCON0_CLKDIR_DIVIDED);
  142. src_clock = (unsigned long long) get_lcd_clk();
  143. /* get quotient and remainder. */
  144. remainder = do_div(src_clock, pixel_clock);
  145. div = src_clock;
  146. remainder *= 10;
  147. remainder_div = remainder / pixel_clock;
  148. /* round about one places of decimals. */
  149. if (remainder_div >= 5)
  150. div++;
  151. /* in case of dual lcd mode. */
  152. if (pvid->dual_lcd_enabled)
  153. div--;
  154. cfg |= EXYNOS_VIDCON0_CLKVAL_F(div - 1);
  155. writel(cfg, &fimd_ctrl->vidcon0);
  156. }
  157. void exynos_set_trigger(void)
  158. {
  159. unsigned int cfg = 0;
  160. struct exynos_fb *fimd_ctrl =
  161. (struct exynos_fb *)samsung_get_base_fimd();
  162. cfg = readl(&fimd_ctrl->trigcon);
  163. cfg |= (EXYNOS_I80SOFT_TRIG_EN | EXYNOS_I80START_TRIG);
  164. writel(cfg, &fimd_ctrl->trigcon);
  165. }
  166. int exynos_is_i80_frame_done(void)
  167. {
  168. unsigned int cfg = 0;
  169. int status;
  170. struct exynos_fb *fimd_ctrl =
  171. (struct exynos_fb *)samsung_get_base_fimd();
  172. cfg = readl(&fimd_ctrl->trigcon);
  173. /* frame done func is valid only when TRIMODE[0] is set to 1. */
  174. status = (cfg & EXYNOS_I80STATUS_TRIG_DONE) ==
  175. EXYNOS_I80STATUS_TRIG_DONE;
  176. return status;
  177. }
  178. static void exynos_fimd_lcd_on(void)
  179. {
  180. unsigned int cfg = 0;
  181. struct exynos_fb *fimd_ctrl =
  182. (struct exynos_fb *)samsung_get_base_fimd();
  183. /* display on */
  184. cfg = readl(&fimd_ctrl->vidcon0);
  185. cfg |= (EXYNOS_VIDCON0_ENVID_ENABLE | EXYNOS_VIDCON0_ENVID_F_ENABLE);
  186. writel(cfg, &fimd_ctrl->vidcon0);
  187. }
  188. static void exynos_fimd_window_on(unsigned int win_id)
  189. {
  190. unsigned int cfg = 0;
  191. struct exynos_fb *fimd_ctrl =
  192. (struct exynos_fb *)samsung_get_base_fimd();
  193. /* enable window */
  194. cfg = readl((unsigned int)&fimd_ctrl->wincon0 +
  195. EXYNOS_WINCON(win_id));
  196. cfg |= EXYNOS_WINCON_ENWIN_ENABLE;
  197. writel(cfg, (unsigned int)&fimd_ctrl->wincon0 +
  198. EXYNOS_WINCON(win_id));
  199. cfg = readl(&fimd_ctrl->winshmap);
  200. cfg |= EXYNOS_WINSHMAP_CH_ENABLE(win_id);
  201. writel(cfg, &fimd_ctrl->winshmap);
  202. }
  203. void exynos_fimd_lcd_off(void)
  204. {
  205. unsigned int cfg = 0;
  206. struct exynos_fb *fimd_ctrl =
  207. (struct exynos_fb *)samsung_get_base_fimd();
  208. cfg = readl(&fimd_ctrl->vidcon0);
  209. cfg &= (EXYNOS_VIDCON0_ENVID_DISABLE | EXYNOS_VIDCON0_ENVID_F_DISABLE);
  210. writel(cfg, &fimd_ctrl->vidcon0);
  211. }
  212. void exynos_fimd_window_off(unsigned int win_id)
  213. {
  214. unsigned int cfg = 0;
  215. struct exynos_fb *fimd_ctrl =
  216. (struct exynos_fb *)samsung_get_base_fimd();
  217. cfg = readl((unsigned int)&fimd_ctrl->wincon0 +
  218. EXYNOS_WINCON(win_id));
  219. cfg &= EXYNOS_WINCON_ENWIN_DISABLE;
  220. writel(cfg, (unsigned int)&fimd_ctrl->wincon0 +
  221. EXYNOS_WINCON(win_id));
  222. cfg = readl(&fimd_ctrl->winshmap);
  223. cfg &= ~EXYNOS_WINSHMAP_CH_DISABLE(win_id);
  224. writel(cfg, &fimd_ctrl->winshmap);
  225. }
  226. void exynos_fimd_lcd_init(vidinfo_t *vid)
  227. {
  228. unsigned int cfg = 0, rgb_mode;
  229. unsigned int offset;
  230. struct exynos_fb *fimd_ctrl =
  231. (struct exynos_fb *)samsung_get_base_fimd();
  232. offset = exynos_fimd_get_base_offset();
  233. /* store panel info to global variable */
  234. pvid = vid;
  235. rgb_mode = vid->rgb_mode;
  236. if (vid->interface_mode == FIMD_RGB_INTERFACE) {
  237. cfg |= EXYNOS_VIDCON0_VIDOUT_RGB;
  238. writel(cfg, &fimd_ctrl->vidcon0);
  239. cfg = readl(&fimd_ctrl->vidcon2);
  240. cfg &= ~(EXYNOS_VIDCON2_WB_MASK |
  241. EXYNOS_VIDCON2_TVFORMATSEL_MASK |
  242. EXYNOS_VIDCON2_TVFORMATSEL_YUV_MASK);
  243. cfg |= EXYNOS_VIDCON2_WB_DISABLE;
  244. writel(cfg, &fimd_ctrl->vidcon2);
  245. /* set polarity */
  246. cfg = 0;
  247. if (!pvid->vl_clkp)
  248. cfg |= EXYNOS_VIDCON1_IVCLK_RISING_EDGE;
  249. if (!pvid->vl_hsp)
  250. cfg |= EXYNOS_VIDCON1_IHSYNC_INVERT;
  251. if (!pvid->vl_vsp)
  252. cfg |= EXYNOS_VIDCON1_IVSYNC_INVERT;
  253. if (!pvid->vl_dp)
  254. cfg |= EXYNOS_VIDCON1_IVDEN_INVERT;
  255. writel(cfg, (unsigned int)&fimd_ctrl->vidcon1 + offset);
  256. /* set timing */
  257. cfg = EXYNOS_VIDTCON0_VFPD(pvid->vl_vfpd - 1);
  258. cfg |= EXYNOS_VIDTCON0_VBPD(pvid->vl_vbpd - 1);
  259. cfg |= EXYNOS_VIDTCON0_VSPW(pvid->vl_vspw - 1);
  260. writel(cfg, (unsigned int)&fimd_ctrl->vidtcon0 + offset);
  261. cfg = EXYNOS_VIDTCON1_HFPD(pvid->vl_hfpd - 1);
  262. cfg |= EXYNOS_VIDTCON1_HBPD(pvid->vl_hbpd - 1);
  263. cfg |= EXYNOS_VIDTCON1_HSPW(pvid->vl_hspw - 1);
  264. writel(cfg, (unsigned int)&fimd_ctrl->vidtcon1 + offset);
  265. /* set lcd size */
  266. cfg = EXYNOS_VIDTCON2_HOZVAL(pvid->vl_col - 1) |
  267. EXYNOS_VIDTCON2_LINEVAL(pvid->vl_row - 1) |
  268. EXYNOS_VIDTCON2_HOZVAL_E(pvid->vl_col - 1) |
  269. EXYNOS_VIDTCON2_LINEVAL_E(pvid->vl_row - 1);
  270. writel(cfg, (unsigned int)&fimd_ctrl->vidtcon2 + offset);
  271. }
  272. /* set display mode */
  273. cfg = readl(&fimd_ctrl->vidcon0);
  274. cfg &= ~EXYNOS_VIDCON0_PNRMODE_MASK;
  275. cfg |= (rgb_mode << EXYNOS_VIDCON0_PNRMODE_SHIFT);
  276. writel(cfg, &fimd_ctrl->vidcon0);
  277. /* set par */
  278. exynos_fimd_set_par(pvid->win_id);
  279. /* set memory address */
  280. exynos_fimd_set_buffer_address(pvid->win_id);
  281. /* set buffer size */
  282. cfg = EXYNOS_VIDADDR_PAGEWIDTH(pvid->vl_col * NBITS(pvid->vl_bpix) / 8) |
  283. EXYNOS_VIDADDR_PAGEWIDTH_E(pvid->vl_col * NBITS(pvid->vl_bpix) / 8) |
  284. EXYNOS_VIDADDR_OFFSIZE(0) |
  285. EXYNOS_VIDADDR_OFFSIZE_E(0);
  286. writel(cfg, (unsigned int)&fimd_ctrl->vidw00add2 +
  287. EXYNOS_BUFFER_SIZE(pvid->win_id));
  288. /* set clock */
  289. exynos_fimd_set_clock(pvid);
  290. /* set rgb mode to dual lcd. */
  291. exynos_fimd_set_dualrgb(pvid->dual_lcd_enabled);
  292. /* display on */
  293. exynos_fimd_lcd_on();
  294. /* window on */
  295. exynos_fimd_window_on(pvid->win_id);
  296. exynos_fimd_set_dp_clkcon(pvid->dp_enabled);
  297. }
  298. unsigned long exynos_fimd_calc_fbsize(void)
  299. {
  300. return pvid->vl_col * pvid->vl_row * (NBITS(pvid->vl_bpix) / 8);
  301. }