tlb.c 3.1 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. * Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  30. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  33. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  34. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  35. 0, 0, BOOKE_PAGESZ_4K, 0),
  36. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  37. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  38. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  39. 0, 0, BOOKE_PAGESZ_4K, 0),
  40. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  41. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  42. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  43. 0, 0, BOOKE_PAGESZ_4K, 0),
  44. /* TLB 1 Initializations */
  45. /*
  46. * TLBe 0: 64M Non-cacheable, guarded
  47. * Out of reset this entry is only 4K.
  48. * 0xfc000000 256K NAND FLASH (CS3)
  49. * 0xfe000000 32M NOR FLASH (CS0)
  50. */
  51. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE,
  52. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  53. 0, 0, BOOKE_PAGESZ_64M, 1),
  54. /*
  55. * TLBe 1: 256KB Non-cacheable, guarded
  56. * 0xf8000000 32K BCSR
  57. * 0xf8008000 32K PIB (CS4)
  58. * 0xf8010000 32K PIB (CS5)
  59. */
  60. SET_TLB_ENTRY(1, CONFIG_SYS_BCSR_BASE, CONFIG_SYS_BCSR_BASE_PHYS,
  61. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  62. 0, 1, BOOKE_PAGESZ_256K, 1),
  63. /*
  64. * TLBe 2: 256M Non-cacheable, guarded
  65. * 0xa00000000 256M PCIe MEM (lower half)
  66. */
  67. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  68. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  69. 0, 2, BOOKE_PAGESZ_256M, 1),
  70. /*
  71. * TLBe 3: 256M Non-cacheable, guarded
  72. * 0xb00000000 256M PCIe MEM (higher half)
  73. */
  74. SET_TLB_ENTRY(1, (CONFIG_SYS_PCIE1_MEM_VIRT + 0x10000000),
  75. (CONFIG_SYS_PCIE1_MEM_PHYS + 0x10000000),
  76. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  77. 0, 3, BOOKE_PAGESZ_256M, 1),
  78. /*
  79. * TLBe 4: 64M Non-cacheable, guarded
  80. * 0xe000_0000 1M CCSRBAR
  81. * 0xe280_0000 8M PCIe IO
  82. */
  83. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  84. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  85. 0, 4, BOOKE_PAGESZ_64M, 1),
  86. };
  87. int num_tlb_entries = ARRAY_SIZE(tlb_table);