speed.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <mpc83xx.h>
  27. #include <command.h>
  28. #include <asm/processor.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. /* ----------------------------------------------------------------- */
  31. typedef enum {
  32. _unk,
  33. _off,
  34. _byp,
  35. _x8,
  36. _x4,
  37. _x2,
  38. _x1,
  39. _1x,
  40. _1_5x,
  41. _2x,
  42. _2_5x,
  43. _3x
  44. } mult_t;
  45. typedef struct {
  46. mult_t core_csb_ratio;
  47. mult_t vco_divider;
  48. } corecnf_t;
  49. static corecnf_t corecnf_tab[] = {
  50. {_byp, _byp}, /* 0x00 */
  51. {_byp, _byp}, /* 0x01 */
  52. {_byp, _byp}, /* 0x02 */
  53. {_byp, _byp}, /* 0x03 */
  54. {_byp, _byp}, /* 0x04 */
  55. {_byp, _byp}, /* 0x05 */
  56. {_byp, _byp}, /* 0x06 */
  57. {_byp, _byp}, /* 0x07 */
  58. {_1x, _x2}, /* 0x08 */
  59. {_1x, _x4}, /* 0x09 */
  60. {_1x, _x8}, /* 0x0A */
  61. {_1x, _x8}, /* 0x0B */
  62. {_1_5x, _x2}, /* 0x0C */
  63. {_1_5x, _x4}, /* 0x0D */
  64. {_1_5x, _x8}, /* 0x0E */
  65. {_1_5x, _x8}, /* 0x0F */
  66. {_2x, _x2}, /* 0x10 */
  67. {_2x, _x4}, /* 0x11 */
  68. {_2x, _x8}, /* 0x12 */
  69. {_2x, _x8}, /* 0x13 */
  70. {_2_5x, _x2}, /* 0x14 */
  71. {_2_5x, _x4}, /* 0x15 */
  72. {_2_5x, _x8}, /* 0x16 */
  73. {_2_5x, _x8}, /* 0x17 */
  74. {_3x, _x2}, /* 0x18 */
  75. {_3x, _x4}, /* 0x19 */
  76. {_3x, _x8}, /* 0x1A */
  77. {_3x, _x8}, /* 0x1B */
  78. };
  79. /* ----------------------------------------------------------------- */
  80. /*
  81. *
  82. */
  83. int get_clocks(void)
  84. {
  85. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  86. u32 pci_sync_in;
  87. u8 spmf;
  88. u8 clkin_div;
  89. u32 sccr;
  90. u32 corecnf_tab_index;
  91. u8 corepll;
  92. u32 lcrr;
  93. u32 csb_clk;
  94. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  95. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  96. u32 tsec1_clk;
  97. u32 tsec2_clk;
  98. u32 usbdr_clk;
  99. #elif defined(CONFIG_MPC8309)
  100. u32 usbdr_clk;
  101. #endif
  102. #ifdef CONFIG_MPC834x
  103. u32 usbmph_clk;
  104. #endif
  105. u32 core_clk;
  106. u32 i2c1_clk;
  107. #if !defined(CONFIG_MPC832x)
  108. u32 i2c2_clk;
  109. #endif
  110. #if defined(CONFIG_MPC8315)
  111. u32 tdm_clk;
  112. #endif
  113. #if defined(CONFIG_FSL_ESDHC)
  114. u32 sdhc_clk;
  115. #endif
  116. #if !defined(CONFIG_MPC8309)
  117. u32 enc_clk;
  118. #endif
  119. u32 lbiu_clk;
  120. u32 lclk_clk;
  121. u32 mem_clk;
  122. #if defined(CONFIG_MPC8360)
  123. u32 mem_sec_clk;
  124. #endif
  125. #if defined(CONFIG_QE)
  126. u32 qepmf;
  127. u32 qepdf;
  128. u32 qe_clk;
  129. u32 brg_clk;
  130. #endif
  131. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  132. defined(CONFIG_MPC837x)
  133. u32 pciexp1_clk;
  134. u32 pciexp2_clk;
  135. #endif
  136. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  137. u32 sata_clk;
  138. #endif
  139. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  140. return -1;
  141. clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
  142. if (im->reset.rcwh & HRCWH_PCI_HOST) {
  143. #if defined(CONFIG_83XX_CLKIN)
  144. pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
  145. #else
  146. pci_sync_in = 0xDEADBEEF;
  147. #endif
  148. } else {
  149. #if defined(CONFIG_83XX_PCICLK)
  150. pci_sync_in = CONFIG_83XX_PCICLK;
  151. #else
  152. pci_sync_in = 0xDEADBEEF;
  153. #endif
  154. }
  155. spmf = (im->clk.spmr & SPMR_SPMF) >> SPMR_SPMF_SHIFT;
  156. csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
  157. sccr = im->clk.sccr;
  158. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  159. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  160. switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
  161. case 0:
  162. tsec1_clk = 0;
  163. break;
  164. case 1:
  165. tsec1_clk = csb_clk;
  166. break;
  167. case 2:
  168. tsec1_clk = csb_clk / 2;
  169. break;
  170. case 3:
  171. tsec1_clk = csb_clk / 3;
  172. break;
  173. default:
  174. /* unkown SCCR_TSEC1CM value */
  175. return -2;
  176. }
  177. #endif
  178. #if defined(CONFIG_MPC830x) || defined(CONFIG_MPC831x) || \
  179. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  180. switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
  181. case 0:
  182. usbdr_clk = 0;
  183. break;
  184. case 1:
  185. usbdr_clk = csb_clk;
  186. break;
  187. case 2:
  188. usbdr_clk = csb_clk / 2;
  189. break;
  190. case 3:
  191. usbdr_clk = csb_clk / 3;
  192. break;
  193. default:
  194. /* unkown SCCR_USBDRCM value */
  195. return -3;
  196. }
  197. #endif
  198. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315) || \
  199. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  200. switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
  201. case 0:
  202. tsec2_clk = 0;
  203. break;
  204. case 1:
  205. tsec2_clk = csb_clk;
  206. break;
  207. case 2:
  208. tsec2_clk = csb_clk / 2;
  209. break;
  210. case 3:
  211. tsec2_clk = csb_clk / 3;
  212. break;
  213. default:
  214. /* unkown SCCR_TSEC2CM value */
  215. return -4;
  216. }
  217. #elif defined(CONFIG_MPC8313)
  218. tsec2_clk = tsec1_clk;
  219. if (!(sccr & SCCR_TSEC1ON))
  220. tsec1_clk = 0;
  221. if (!(sccr & SCCR_TSEC2ON))
  222. tsec2_clk = 0;
  223. #endif
  224. #if defined(CONFIG_MPC834x)
  225. switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
  226. case 0:
  227. usbmph_clk = 0;
  228. break;
  229. case 1:
  230. usbmph_clk = csb_clk;
  231. break;
  232. case 2:
  233. usbmph_clk = csb_clk / 2;
  234. break;
  235. case 3:
  236. usbmph_clk = csb_clk / 3;
  237. break;
  238. default:
  239. /* unkown SCCR_USBMPHCM value */
  240. return -5;
  241. }
  242. if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
  243. /* if USB MPH clock is not disabled and
  244. * USB DR clock is not disabled then
  245. * USB MPH & USB DR must have the same rate
  246. */
  247. return -6;
  248. }
  249. #endif
  250. #if !defined(CONFIG_MPC8309)
  251. switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
  252. case 0:
  253. enc_clk = 0;
  254. break;
  255. case 1:
  256. enc_clk = csb_clk;
  257. break;
  258. case 2:
  259. enc_clk = csb_clk / 2;
  260. break;
  261. case 3:
  262. enc_clk = csb_clk / 3;
  263. break;
  264. default:
  265. /* unkown SCCR_ENCCM value */
  266. return -7;
  267. }
  268. #endif
  269. #if defined(CONFIG_FSL_ESDHC)
  270. switch ((sccr & SCCR_SDHCCM) >> SCCR_SDHCCM_SHIFT) {
  271. case 0:
  272. sdhc_clk = 0;
  273. break;
  274. case 1:
  275. sdhc_clk = csb_clk;
  276. break;
  277. case 2:
  278. sdhc_clk = csb_clk / 2;
  279. break;
  280. case 3:
  281. sdhc_clk = csb_clk / 3;
  282. break;
  283. default:
  284. /* unkown SCCR_SDHCCM value */
  285. return -8;
  286. }
  287. #endif
  288. #if defined(CONFIG_MPC8315)
  289. switch ((sccr & SCCR_TDMCM) >> SCCR_TDMCM_SHIFT) {
  290. case 0:
  291. tdm_clk = 0;
  292. break;
  293. case 1:
  294. tdm_clk = csb_clk;
  295. break;
  296. case 2:
  297. tdm_clk = csb_clk / 2;
  298. break;
  299. case 3:
  300. tdm_clk = csb_clk / 3;
  301. break;
  302. default:
  303. /* unkown SCCR_TDMCM value */
  304. return -8;
  305. }
  306. #endif
  307. #if defined(CONFIG_MPC834x)
  308. i2c1_clk = tsec2_clk;
  309. #elif defined(CONFIG_MPC8360)
  310. i2c1_clk = csb_clk;
  311. #elif defined(CONFIG_MPC832x)
  312. i2c1_clk = enc_clk;
  313. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x)
  314. i2c1_clk = enc_clk;
  315. #elif defined(CONFIG_FSL_ESDHC)
  316. i2c1_clk = sdhc_clk;
  317. #elif defined(CONFIG_MPC837x)
  318. i2c1_clk = enc_clk;
  319. #elif defined(CONFIG_MPC8309)
  320. i2c1_clk = csb_clk;
  321. #endif
  322. #if !defined(CONFIG_MPC832x)
  323. i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
  324. #endif
  325. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  326. defined(CONFIG_MPC837x)
  327. switch ((sccr & SCCR_PCIEXP1CM) >> SCCR_PCIEXP1CM_SHIFT) {
  328. case 0:
  329. pciexp1_clk = 0;
  330. break;
  331. case 1:
  332. pciexp1_clk = csb_clk;
  333. break;
  334. case 2:
  335. pciexp1_clk = csb_clk / 2;
  336. break;
  337. case 3:
  338. pciexp1_clk = csb_clk / 3;
  339. break;
  340. default:
  341. /* unkown SCCR_PCIEXP1CM value */
  342. return -9;
  343. }
  344. switch ((sccr & SCCR_PCIEXP2CM) >> SCCR_PCIEXP2CM_SHIFT) {
  345. case 0:
  346. pciexp2_clk = 0;
  347. break;
  348. case 1:
  349. pciexp2_clk = csb_clk;
  350. break;
  351. case 2:
  352. pciexp2_clk = csb_clk / 2;
  353. break;
  354. case 3:
  355. pciexp2_clk = csb_clk / 3;
  356. break;
  357. default:
  358. /* unkown SCCR_PCIEXP2CM value */
  359. return -10;
  360. }
  361. #endif
  362. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  363. switch ((sccr & SCCR_SATA1CM) >> SCCR_SATA1CM_SHIFT) {
  364. case 0:
  365. sata_clk = 0;
  366. break;
  367. case 1:
  368. sata_clk = csb_clk;
  369. break;
  370. case 2:
  371. sata_clk = csb_clk / 2;
  372. break;
  373. case 3:
  374. sata_clk = csb_clk / 3;
  375. break;
  376. default:
  377. /* unkown SCCR_SATACM value */
  378. return -11;
  379. }
  380. #endif
  381. lbiu_clk = csb_clk *
  382. (1 + ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
  383. lcrr = (im->im_lbc.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
  384. switch (lcrr) {
  385. case 2:
  386. case 4:
  387. case 8:
  388. lclk_clk = lbiu_clk / lcrr;
  389. break;
  390. default:
  391. /* unknown lcrr */
  392. return -12;
  393. }
  394. mem_clk = csb_clk *
  395. (1 + ((im->clk.spmr & SPMR_DDRCM) >> SPMR_DDRCM_SHIFT));
  396. corepll = (im->clk.spmr & SPMR_COREPLL) >> SPMR_COREPLL_SHIFT;
  397. #if defined(CONFIG_MPC8360)
  398. mem_sec_clk = csb_clk * (1 +
  399. ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
  400. #endif
  401. corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
  402. if (corecnf_tab_index > (sizeof(corecnf_tab) / sizeof(corecnf_t))) {
  403. /* corecnf_tab_index is too high, possibly worng value */
  404. return -11;
  405. }
  406. switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
  407. case _byp:
  408. case _x1:
  409. case _1x:
  410. core_clk = csb_clk;
  411. break;
  412. case _1_5x:
  413. core_clk = (3 * csb_clk) / 2;
  414. break;
  415. case _2x:
  416. core_clk = 2 * csb_clk;
  417. break;
  418. case _2_5x:
  419. core_clk = (5 * csb_clk) / 2;
  420. break;
  421. case _3x:
  422. core_clk = 3 * csb_clk;
  423. break;
  424. default:
  425. /* unkown core to csb ratio */
  426. return -13;
  427. }
  428. #if defined(CONFIG_QE)
  429. qepmf = (im->clk.spmr & SPMR_CEPMF) >> SPMR_CEPMF_SHIFT;
  430. qepdf = (im->clk.spmr & SPMR_CEPDF) >> SPMR_CEPDF_SHIFT;
  431. qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
  432. brg_clk = qe_clk / 2;
  433. #endif
  434. gd->csb_clk = csb_clk;
  435. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  436. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  437. gd->tsec1_clk = tsec1_clk;
  438. gd->tsec2_clk = tsec2_clk;
  439. gd->usbdr_clk = usbdr_clk;
  440. #elif defined(CONFIG_MPC8309)
  441. gd->usbdr_clk = usbdr_clk;
  442. #endif
  443. #if defined(CONFIG_MPC834x)
  444. gd->usbmph_clk = usbmph_clk;
  445. #endif
  446. #if defined(CONFIG_MPC8315)
  447. gd->tdm_clk = tdm_clk;
  448. #endif
  449. #if defined(CONFIG_FSL_ESDHC)
  450. gd->sdhc_clk = sdhc_clk;
  451. #endif
  452. gd->core_clk = core_clk;
  453. gd->i2c1_clk = i2c1_clk;
  454. #if !defined(CONFIG_MPC832x)
  455. gd->i2c2_clk = i2c2_clk;
  456. #endif
  457. #if !defined(CONFIG_MPC8309)
  458. gd->enc_clk = enc_clk;
  459. #endif
  460. gd->lbiu_clk = lbiu_clk;
  461. gd->lclk_clk = lclk_clk;
  462. gd->mem_clk = mem_clk;
  463. #if defined(CONFIG_MPC8360)
  464. gd->mem_sec_clk = mem_sec_clk;
  465. #endif
  466. #if defined(CONFIG_QE)
  467. gd->qe_clk = qe_clk;
  468. gd->brg_clk = brg_clk;
  469. #endif
  470. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  471. defined(CONFIG_MPC837x)
  472. gd->pciexp1_clk = pciexp1_clk;
  473. gd->pciexp2_clk = pciexp2_clk;
  474. #endif
  475. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  476. gd->sata_clk = sata_clk;
  477. #endif
  478. gd->pci_clk = pci_sync_in;
  479. gd->cpu_clk = gd->core_clk;
  480. gd->bus_clk = gd->csb_clk;
  481. return 0;
  482. }
  483. /********************************************
  484. * get_bus_freq
  485. * return system bus freq in Hz
  486. *********************************************/
  487. ulong get_bus_freq(ulong dummy)
  488. {
  489. return gd->csb_clk;
  490. }
  491. /********************************************
  492. * get_ddr_freq
  493. * return ddr bus freq in Hz
  494. *********************************************/
  495. ulong get_ddr_freq(ulong dummy)
  496. {
  497. return gd->mem_clk;
  498. }
  499. static int do_clocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  500. {
  501. char buf[32];
  502. printf("Clock configuration:\n");
  503. printf(" Core: %-4s MHz\n", strmhz(buf, gd->core_clk));
  504. printf(" Coherent System Bus: %-4s MHz\n", strmhz(buf, gd->csb_clk));
  505. #if defined(CONFIG_QE)
  506. printf(" QE: %-4s MHz\n", strmhz(buf, gd->qe_clk));
  507. printf(" BRG: %-4s MHz\n", strmhz(buf, gd->brg_clk));
  508. #endif
  509. printf(" Local Bus Controller:%-4s MHz\n", strmhz(buf, gd->lbiu_clk));
  510. printf(" Local Bus: %-4s MHz\n", strmhz(buf, gd->lclk_clk));
  511. printf(" DDR: %-4s MHz\n", strmhz(buf, gd->mem_clk));
  512. #if defined(CONFIG_MPC8360)
  513. printf(" DDR Secondary: %-4s MHz\n", strmhz(buf, gd->mem_sec_clk));
  514. #endif
  515. #if !defined(CONFIG_MPC8309)
  516. printf(" SEC: %-4s MHz\n", strmhz(buf, gd->enc_clk));
  517. #endif
  518. printf(" I2C1: %-4s MHz\n", strmhz(buf, gd->i2c1_clk));
  519. #if !defined(CONFIG_MPC832x)
  520. printf(" I2C2: %-4s MHz\n", strmhz(buf, gd->i2c2_clk));
  521. #endif
  522. #if defined(CONFIG_MPC8315)
  523. printf(" TDM: %-4s MHz\n", strmhz(buf, gd->tdm_clk));
  524. #endif
  525. #if defined(CONFIG_FSL_ESDHC)
  526. printf(" SDHC: %-4s MHz\n", strmhz(buf, gd->sdhc_clk));
  527. #endif
  528. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  529. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  530. printf(" TSEC1: %-4s MHz\n", strmhz(buf, gd->tsec1_clk));
  531. printf(" TSEC2: %-4s MHz\n", strmhz(buf, gd->tsec2_clk));
  532. printf(" USB DR: %-4s MHz\n", strmhz(buf, gd->usbdr_clk));
  533. #elif defined(CONFIG_MPC8309)
  534. printf(" USB DR: %-4s MHz\n", strmhz(buf, gd->usbdr_clk));
  535. #endif
  536. #if defined(CONFIG_MPC834x)
  537. printf(" USB MPH: %-4s MHz\n", strmhz(buf, gd->usbmph_clk));
  538. #endif
  539. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  540. defined(CONFIG_MPC837x)
  541. printf(" PCIEXP1: %-4s MHz\n", strmhz(buf, gd->pciexp1_clk));
  542. printf(" PCIEXP2: %-4s MHz\n", strmhz(buf, gd->pciexp2_clk));
  543. #endif
  544. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  545. printf(" SATA: %-4s MHz\n", strmhz(buf, gd->sata_clk));
  546. #endif
  547. return 0;
  548. }
  549. U_BOOT_CMD(clocks, 1, 0, do_clocks,
  550. "print clock configuration",
  551. " clocks"
  552. );