coreboot.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * Copyright (c) 2011 The Chromium OS Authors.
  3. * (C) Copyright 2008
  4. * Graeme Russ, graeme.russ@gmail.com.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/u-boot-x86.h>
  26. #include <flash.h>
  27. #include <netdev.h>
  28. #include <ns16550.h>
  29. #include <asm/msr.h>
  30. #include <asm/cache.h>
  31. #include <asm/io.h>
  32. #include <asm/arch-coreboot/tables.h>
  33. #include <asm/arch-coreboot/sysinfo.h>
  34. #include <asm/arch/timestamp.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. /*
  37. * Miscellaneous platform dependent initializations
  38. */
  39. int cpu_init_f(void)
  40. {
  41. int ret = get_coreboot_info(&lib_sysinfo);
  42. if (ret != 0)
  43. printf("Failed to parse coreboot tables.\n");
  44. timestamp_init();
  45. return ret;
  46. }
  47. int board_early_init_f(void)
  48. {
  49. return 0;
  50. }
  51. int board_early_init_r(void)
  52. {
  53. /* CPU Speed to 100MHz */
  54. gd->cpu_clk = 100000000;
  55. /* Crystal is 33.000MHz */
  56. gd->bus_clk = 33000000;
  57. return 0;
  58. }
  59. void show_boot_progress(int val)
  60. {
  61. #if MIN_PORT80_KCLOCKS_DELAY
  62. /*
  63. * Scale the time counter reading to avoid using 64 bit arithmetics.
  64. * Can't use get_timer() here becuase it could be not yet
  65. * initialized or even implemented.
  66. */
  67. if (!gd->arch.tsc_prev) {
  68. gd->arch.tsc_base_kclocks = rdtsc() / 1000;
  69. gd->arch.tsc_prev = 0;
  70. } else {
  71. uint32_t now;
  72. do {
  73. now = rdtsc() / 1000 - gd->arch.tsc_base_kclocks;
  74. } while (now < (gd->arch.tsc_prev + MIN_PORT80_KCLOCKS_DELAY));
  75. gd->arch.tsc_prev = now;
  76. }
  77. #endif
  78. outb(val, 0x80);
  79. }
  80. int last_stage_init(void)
  81. {
  82. if (gd->flags & GD_FLG_COLD_BOOT)
  83. timestamp_add_to_bootstage();
  84. return 0;
  85. }
  86. #ifndef CONFIG_SYS_NO_FLASH
  87. ulong board_flash_get_legacy(ulong base, int banknum, flash_info_t *info)
  88. {
  89. return 0;
  90. }
  91. #endif
  92. int board_eth_init(bd_t *bis)
  93. {
  94. return pci_eth_init(bis);
  95. }
  96. #define MTRR_TYPE_WP 5
  97. #define MTRRcap_MSR 0xfe
  98. #define MTRRphysBase_MSR(reg) (0x200 + 2 * (reg))
  99. #define MTRRphysMask_MSR(reg) (0x200 + 2 * (reg) + 1)
  100. int board_final_cleanup(void)
  101. {
  102. /* Un-cache the ROM so the kernel has one
  103. * more MTRR available.
  104. *
  105. * Coreboot should have assigned this to the
  106. * top available variable MTRR.
  107. */
  108. u8 top_mtrr = (native_read_msr(MTRRcap_MSR) & 0xff) - 1;
  109. u8 top_type = native_read_msr(MTRRphysBase_MSR(top_mtrr)) & 0xff;
  110. /* Make sure this MTRR is the correct Write-Protected type */
  111. if (top_type == MTRR_TYPE_WP) {
  112. disable_caches();
  113. wrmsrl(MTRRphysBase_MSR(top_mtrr), 0);
  114. wrmsrl(MTRRphysMask_MSR(top_mtrr), 0);
  115. enable_caches();
  116. }
  117. /* Issue SMI to Coreboot to lock down ME and registers */
  118. printf("Finalizing Coreboot\n");
  119. outb(0xcb, 0xb2);
  120. return 0;
  121. }
  122. void panic_puts(const char *str)
  123. {
  124. NS16550_t port = (NS16550_t)0x3f8;
  125. NS16550_init(port, 1);
  126. while (*str)
  127. NS16550_putc(port, *str++);
  128. }