fsl_law.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #ifndef _FSL_LAW_H_
  9. #define _FSL_LAW_H_
  10. #include <asm/io.h>
  11. #define LAW_EN 0x80000000
  12. #define SET_LAW_ENTRY(idx, a, sz, trgt) \
  13. { .index = idx, .addr = a, .size = sz, .trgt_id = trgt }
  14. #define SET_LAW(a, sz, trgt) \
  15. { .index = -1, .addr = a, .size = sz, .trgt_id = trgt }
  16. enum law_size {
  17. LAW_SIZE_4K = 0xb,
  18. LAW_SIZE_8K,
  19. LAW_SIZE_16K,
  20. LAW_SIZE_32K,
  21. LAW_SIZE_64K,
  22. LAW_SIZE_128K,
  23. LAW_SIZE_256K,
  24. LAW_SIZE_512K,
  25. LAW_SIZE_1M,
  26. LAW_SIZE_2M,
  27. LAW_SIZE_4M,
  28. LAW_SIZE_8M,
  29. LAW_SIZE_16M,
  30. LAW_SIZE_32M,
  31. LAW_SIZE_64M,
  32. LAW_SIZE_128M,
  33. LAW_SIZE_256M,
  34. LAW_SIZE_512M,
  35. LAW_SIZE_1G,
  36. LAW_SIZE_2G,
  37. LAW_SIZE_4G,
  38. LAW_SIZE_8G,
  39. LAW_SIZE_16G,
  40. LAW_SIZE_32G,
  41. };
  42. #define law_size_bits(sz) (__ilog2_u64(sz) - 1)
  43. #define lawar_size(x) (1ULL << ((x & 0x3f) + 1))
  44. #ifdef CONFIG_FSL_CORENET
  45. enum law_trgt_if {
  46. LAW_TRGT_IF_PCIE_1 = 0x00,
  47. LAW_TRGT_IF_PCIE_2 = 0x01,
  48. LAW_TRGT_IF_PCIE_3 = 0x02,
  49. LAW_TRGT_IF_PCIE_4 = 0x03,
  50. LAW_TRGT_IF_RIO_1 = 0x08,
  51. LAW_TRGT_IF_RIO_2 = 0x09,
  52. LAW_TRGT_IF_DDR_1 = 0x10,
  53. LAW_TRGT_IF_DDR_2 = 0x11, /* 2nd controller */
  54. LAW_TRGT_IF_DDR_3 = 0x12,
  55. LAW_TRGT_IF_DDR_4 = 0x13,
  56. LAW_TRGT_IF_DDR_INTRLV = 0x14,
  57. LAW_TRGT_IF_DDR_INTLV_34 = 0x15,
  58. LAW_TRGT_IF_DDR_INTLV_123 = 0x17,
  59. LAW_TRGT_IF_DDR_INTLV_1234 = 0x16,
  60. LAW_TRGT_IF_BMAN = 0x18,
  61. LAW_TRGT_IF_DCSR = 0x1d,
  62. LAW_TRGT_IF_LBC = 0x1f,
  63. LAW_TRGT_IF_QMAN = 0x3c,
  64. LAW_TRGT_IF_MAPLE = 0x50,
  65. };
  66. #define LAW_TRGT_IF_DDR LAW_TRGT_IF_DDR_1
  67. #define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
  68. #else
  69. enum law_trgt_if {
  70. LAW_TRGT_IF_PCI = 0x00,
  71. LAW_TRGT_IF_PCI_2 = 0x01,
  72. #ifndef CONFIG_MPC8641
  73. LAW_TRGT_IF_PCIE_1 = 0x02,
  74. #endif
  75. #if !defined(CONFIG_MPC8572) && !defined(CONFIG_P2020)
  76. LAW_TRGT_IF_PCIE_3 = 0x03,
  77. #endif
  78. LAW_TRGT_IF_LBC = 0x04,
  79. LAW_TRGT_IF_CCSR = 0x08,
  80. LAW_TRGT_IF_DDR_INTRLV = 0x0b,
  81. LAW_TRGT_IF_RIO = 0x0c,
  82. LAW_TRGT_IF_RIO_2 = 0x0d,
  83. LAW_TRGT_IF_DPAA_SWP_SRAM = 0x0e,
  84. LAW_TRGT_IF_DDR = 0x0f,
  85. LAW_TRGT_IF_DDR_2 = 0x16, /* 2nd controller */
  86. /* place holder for 3-way and 4-way interleaving */
  87. LAW_TRGT_IF_DDR_3,
  88. LAW_TRGT_IF_DDR_4,
  89. LAW_TRGT_IF_DDR_INTLV_34,
  90. LAW_TRGT_IF_DDR_INTLV_123,
  91. LAW_TRGT_IF_DDR_INTLV_1234,
  92. };
  93. #define LAW_TRGT_IF_DDR_1 LAW_TRGT_IF_DDR
  94. #define LAW_TRGT_IF_PCI_1 LAW_TRGT_IF_PCI
  95. #define LAW_TRGT_IF_PCIX LAW_TRGT_IF_PCI
  96. #define LAW_TRGT_IF_PCIE_2 LAW_TRGT_IF_PCI_2
  97. #define LAW_TRGT_IF_RIO_1 LAW_TRGT_IF_RIO
  98. #define LAW_TRGT_IF_IFC LAW_TRGT_IF_LBC
  99. #ifdef CONFIG_MPC8641
  100. #define LAW_TRGT_IF_PCIE_1 LAW_TRGT_IF_PCI
  101. #endif
  102. #if defined(CONFIG_MPC8572) || defined(CONFIG_P2020)
  103. #define LAW_TRGT_IF_PCIE_3 LAW_TRGT_IF_PCI
  104. #endif
  105. #endif /* CONFIG_FSL_CORENET */
  106. struct law_entry {
  107. int index;
  108. phys_addr_t addr;
  109. enum law_size size;
  110. enum law_trgt_if trgt_id;
  111. };
  112. extern void set_law(u8 idx, phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
  113. extern int set_next_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
  114. extern int set_last_law(phys_addr_t addr, enum law_size sz, enum law_trgt_if id);
  115. extern int set_ddr_laws(u64 start, u64 sz, enum law_trgt_if id);
  116. extern struct law_entry find_law(phys_addr_t addr);
  117. extern void disable_law(u8 idx);
  118. extern void init_laws(void);
  119. extern void print_laws(void);
  120. /* define in board code */
  121. extern struct law_entry law_table[];
  122. extern int num_law_entries;
  123. #endif