cpu.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * Copyright 2009-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
  5. * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
  6. * cpu specific common code for 85xx/86xx processors.
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <config.h>
  26. #include <common.h>
  27. #include <command.h>
  28. #include <tsec.h>
  29. #include <fm_eth.h>
  30. #include <netdev.h>
  31. #include <asm/cache.h>
  32. #include <asm/io.h>
  33. DECLARE_GLOBAL_DATA_PTR;
  34. static struct cpu_type cpu_type_list[] = {
  35. #if defined(CONFIG_MPC85xx)
  36. CPU_TYPE_ENTRY(8533, 8533, 1),
  37. CPU_TYPE_ENTRY(8535, 8535, 1),
  38. CPU_TYPE_ENTRY(8536, 8536, 1),
  39. CPU_TYPE_ENTRY(8540, 8540, 1),
  40. CPU_TYPE_ENTRY(8541, 8541, 1),
  41. CPU_TYPE_ENTRY(8543, 8543, 1),
  42. CPU_TYPE_ENTRY(8544, 8544, 1),
  43. CPU_TYPE_ENTRY(8545, 8545, 1),
  44. CPU_TYPE_ENTRY(8547, 8547, 1),
  45. CPU_TYPE_ENTRY(8548, 8548, 1),
  46. CPU_TYPE_ENTRY(8555, 8555, 1),
  47. CPU_TYPE_ENTRY(8560, 8560, 1),
  48. CPU_TYPE_ENTRY(8567, 8567, 1),
  49. CPU_TYPE_ENTRY(8568, 8568, 1),
  50. CPU_TYPE_ENTRY(8569, 8569, 1),
  51. CPU_TYPE_ENTRY(8572, 8572, 2),
  52. CPU_TYPE_ENTRY(P1010, P1010, 1),
  53. CPU_TYPE_ENTRY(P1011, P1011, 1),
  54. CPU_TYPE_ENTRY(P1012, P1012, 1),
  55. CPU_TYPE_ENTRY(P1013, P1013, 1),
  56. CPU_TYPE_ENTRY(P1014, P1014, 1),
  57. CPU_TYPE_ENTRY(P1017, P1017, 1),
  58. CPU_TYPE_ENTRY(P1020, P1020, 2),
  59. CPU_TYPE_ENTRY(P1021, P1021, 2),
  60. CPU_TYPE_ENTRY(P1022, P1022, 2),
  61. CPU_TYPE_ENTRY(P1023, P1023, 2),
  62. CPU_TYPE_ENTRY(P1024, P1024, 2),
  63. CPU_TYPE_ENTRY(P1025, P1025, 2),
  64. CPU_TYPE_ENTRY(P2010, P2010, 1),
  65. CPU_TYPE_ENTRY(P2020, P2020, 2),
  66. CPU_TYPE_ENTRY(P2040, P2040, 4),
  67. CPU_TYPE_ENTRY(P2041, P2041, 4),
  68. CPU_TYPE_ENTRY(P3041, P3041, 4),
  69. CPU_TYPE_ENTRY(P4040, P4040, 4),
  70. CPU_TYPE_ENTRY(P4080, P4080, 8),
  71. CPU_TYPE_ENTRY(P5010, P5010, 1),
  72. CPU_TYPE_ENTRY(P5020, P5020, 2),
  73. CPU_TYPE_ENTRY(P5021, P5021, 2),
  74. CPU_TYPE_ENTRY(P5040, P5040, 4),
  75. CPU_TYPE_ENTRY(T4240, T4240, 0),
  76. CPU_TYPE_ENTRY(T4120, T4120, 0),
  77. CPU_TYPE_ENTRY(T4160, T4160, 0),
  78. CPU_TYPE_ENTRY(B4860, B4860, 0),
  79. CPU_TYPE_ENTRY(G4860, G4860, 0),
  80. CPU_TYPE_ENTRY(G4060, G4060, 0),
  81. CPU_TYPE_ENTRY(B4440, B4440, 0),
  82. CPU_TYPE_ENTRY(G4440, G4440, 0),
  83. CPU_TYPE_ENTRY(B4420, B4420, 0),
  84. CPU_TYPE_ENTRY(B4220, B4220, 0),
  85. CPU_TYPE_ENTRY(T1040, T1040, 0),
  86. CPU_TYPE_ENTRY(T1041, T1041, 0),
  87. CPU_TYPE_ENTRY(T1042, T1042, 0),
  88. CPU_TYPE_ENTRY(T1020, T1020, 0),
  89. CPU_TYPE_ENTRY(T1021, T1021, 0),
  90. CPU_TYPE_ENTRY(T1022, T1022, 0),
  91. CPU_TYPE_ENTRY(BSC9130, 9130, 1),
  92. CPU_TYPE_ENTRY(BSC9131, 9131, 1),
  93. CPU_TYPE_ENTRY(BSC9132, 9132, 2),
  94. CPU_TYPE_ENTRY(BSC9232, 9232, 2),
  95. #elif defined(CONFIG_MPC86xx)
  96. CPU_TYPE_ENTRY(8610, 8610, 1),
  97. CPU_TYPE_ENTRY(8641, 8641, 2),
  98. CPU_TYPE_ENTRY(8641D, 8641D, 2),
  99. #endif
  100. };
  101. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  102. static inline u32 init_type(u32 cluster, int init_id)
  103. {
  104. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  105. u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
  106. u32 type = in_be32(&gur->tp_ityp[idx]);
  107. if (type & TP_ITYP_AV)
  108. return type;
  109. return 0;
  110. }
  111. u32 compute_ppc_cpumask(void)
  112. {
  113. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  114. int i = 0, count = 0;
  115. u32 cluster, type, mask = 0;
  116. do {
  117. int j;
  118. cluster = in_be32(&gur->tp_cluster[i].lower);
  119. for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
  120. type = init_type(cluster, j);
  121. if (type) {
  122. if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
  123. mask |= 1 << count;
  124. count++;
  125. }
  126. }
  127. i++;
  128. } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
  129. return mask;
  130. }
  131. int fsl_qoriq_core_to_cluster(unsigned int core)
  132. {
  133. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  134. int i = 0, count = 0;
  135. u32 cluster;
  136. do {
  137. int j;
  138. cluster = in_be32(&gur->tp_cluster[i].lower);
  139. for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
  140. if (init_type(cluster, j)) {
  141. if (count == core)
  142. return i;
  143. count++;
  144. }
  145. }
  146. i++;
  147. } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
  148. return -1; /* cannot identify the cluster */
  149. }
  150. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  151. /*
  152. * Before chassis genenration 2, the cpumask should be hard-coded.
  153. * In case of cpu type unknown or cpumask unset, use 1 as fail save.
  154. */
  155. #define compute_ppc_cpumask() 1
  156. #define fsl_qoriq_core_to_cluster(x) x
  157. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  158. static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
  159. struct cpu_type *identify_cpu(u32 ver)
  160. {
  161. int i;
  162. for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
  163. if (cpu_type_list[i].soc_ver == ver)
  164. return &cpu_type_list[i];
  165. }
  166. return &cpu_type_unknown;
  167. }
  168. #define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
  169. #define MPC8xxx_PICFRR_NCPU_SHIFT 8
  170. /*
  171. * Return a 32-bit mask indicating which cores are present on this SOC.
  172. */
  173. u32 cpu_mask(void)
  174. {
  175. ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
  176. struct cpu_type *cpu = gd->arch.cpu;
  177. /* better to query feature reporting register than just assume 1 */
  178. if (cpu == &cpu_type_unknown)
  179. return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
  180. MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
  181. if (cpu->num_cores == 0)
  182. return compute_ppc_cpumask();
  183. return cpu->mask;
  184. }
  185. /*
  186. * Return the number of cores on this SOC.
  187. */
  188. int cpu_numcores(void)
  189. {
  190. struct cpu_type *cpu = gd->arch.cpu;
  191. /*
  192. * Report # of cores in terms of the cpu_mask if we haven't
  193. * figured out how many there are yet
  194. */
  195. if (cpu->num_cores == 0)
  196. return hweight32(cpu_mask());
  197. return cpu->num_cores;
  198. }
  199. /*
  200. * Check if the given core ID is valid
  201. *
  202. * Returns zero if it isn't, 1 if it is.
  203. */
  204. int is_core_valid(unsigned int core)
  205. {
  206. return !!((1 << core) & cpu_mask());
  207. }
  208. int probecpu (void)
  209. {
  210. uint svr;
  211. uint ver;
  212. svr = get_svr();
  213. ver = SVR_SOC_VER(svr);
  214. gd->arch.cpu = identify_cpu(ver);
  215. return 0;
  216. }
  217. /* Once in memory, compute mask & # cores once and save them off */
  218. int fixup_cpu(void)
  219. {
  220. struct cpu_type *cpu = gd->arch.cpu;
  221. if (cpu->num_cores == 0) {
  222. cpu->mask = cpu_mask();
  223. cpu->num_cores = cpu_numcores();
  224. }
  225. return 0;
  226. }
  227. /*
  228. * Initializes on-chip ethernet controllers.
  229. * to override, implement board_eth_init()
  230. */
  231. int cpu_eth_init(bd_t *bis)
  232. {
  233. #if defined(CONFIG_ETHER_ON_FCC)
  234. fec_initialize(bis);
  235. #endif
  236. #if defined(CONFIG_UEC_ETH)
  237. uec_standard_init(bis);
  238. #endif
  239. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
  240. tsec_standard_init(bis);
  241. #endif
  242. #ifdef CONFIG_FMAN_ENET
  243. fm_standard_init(bis);
  244. #endif
  245. return 0;
  246. }