ddr-gen3.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #include <asm/processor.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  16. unsigned int ctrl_num)
  17. {
  18. unsigned int i, bus_width;
  19. volatile ccsr_ddr_t *ddr;
  20. u32 temp_sdram_cfg;
  21. u32 total_gb_size_per_controller;
  22. int timeout;
  23. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  24. int timeout_save;
  25. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  26. unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
  27. int csn = -1;
  28. #endif
  29. switch (ctrl_num) {
  30. case 0:
  31. ddr = (void *)CONFIG_SYS_MPC8xxx_DDR_ADDR;
  32. break;
  33. #if defined(CONFIG_SYS_MPC8xxx_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  34. case 1:
  35. ddr = (void *)CONFIG_SYS_MPC8xxx_DDR2_ADDR;
  36. break;
  37. #endif
  38. #if defined(CONFIG_SYS_MPC8xxx_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  39. case 2:
  40. ddr = (void *)CONFIG_SYS_MPC8xxx_DDR3_ADDR;
  41. break;
  42. #endif
  43. #if defined(CONFIG_SYS_MPC8xxx_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  44. case 3:
  45. ddr = (void *)CONFIG_SYS_MPC8xxx_DDR4_ADDR;
  46. break;
  47. #endif
  48. default:
  49. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  50. return;
  51. }
  52. if (regs->ddr_eor)
  53. out_be32(&ddr->eor, regs->ddr_eor);
  54. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  55. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  56. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  57. cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
  58. cs_ea = regs->cs[i].bnds & 0xfff;
  59. if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
  60. csn = i;
  61. csn_bnds_backup = regs->cs[i].bnds;
  62. csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
  63. if (cs_ea > 0xeff)
  64. *csn_bnds_t = regs->cs[i].bnds + 0x01000000;
  65. else
  66. *csn_bnds_t = regs->cs[i].bnds + 0x01000100;
  67. debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
  68. "change it to 0x%x\n",
  69. csn, csn_bnds_backup, regs->cs[i].bnds);
  70. break;
  71. }
  72. }
  73. #endif
  74. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  75. if (i == 0) {
  76. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  77. out_be32(&ddr->cs0_config, regs->cs[i].config);
  78. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  79. } else if (i == 1) {
  80. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  81. out_be32(&ddr->cs1_config, regs->cs[i].config);
  82. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  83. } else if (i == 2) {
  84. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  85. out_be32(&ddr->cs2_config, regs->cs[i].config);
  86. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  87. } else if (i == 3) {
  88. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  89. out_be32(&ddr->cs3_config, regs->cs[i].config);
  90. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  91. }
  92. }
  93. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  94. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  95. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  96. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  97. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  98. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  99. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  100. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  101. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  102. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  103. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  104. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  105. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  106. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  107. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  108. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  109. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  110. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  111. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  112. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  113. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  114. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  115. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  116. if (regs->ddr_wrlvl_cntl_2)
  117. out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  118. if (regs->ddr_wrlvl_cntl_3)
  119. out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  120. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  121. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  122. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  123. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  124. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  125. out_be32(&ddr->err_disable, regs->err_disable);
  126. out_be32(&ddr->err_int_en, regs->err_int_en);
  127. for (i = 0; i < 32; i++) {
  128. if (regs->debug[i]) {
  129. debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]);
  130. out_be32(&ddr->debug[i], regs->debug[i]);
  131. }
  132. }
  133. #ifdef CONFIG_SYS_FSL_ERRATUM_A_004934
  134. out_be32(&ddr->debug[28], 0x30003000);
  135. #endif
  136. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  137. out_be32(&ddr->debug[12], 0x00000015);
  138. out_be32(&ddr->debug[21], 0x24000000);
  139. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
  140. /* Set, but do not enable the memory */
  141. temp_sdram_cfg = regs->ddr_sdram_cfg;
  142. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  143. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  144. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  145. debug("Workaround for ERRATUM_DDR_A003\n");
  146. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  147. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  148. out_be32(&ddr->debug[2], 0x00000400);
  149. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  150. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  151. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  152. out_be32(&ddr->mtcr, 0);
  153. out_be32(&ddr->debug[12], 0x00000015);
  154. out_be32(&ddr->debug[21], 0x24000000);
  155. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  156. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  157. asm volatile("sync;isync");
  158. while (!(in_be32(&ddr->debug[1]) & 0x2))
  159. ;
  160. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  161. case 0x00000000:
  162. out_be32(&ddr->sdram_md_cntl,
  163. MD_CNTL_MD_EN |
  164. MD_CNTL_CS_SEL_CS0_CS1 |
  165. 0x04000000 |
  166. MD_CNTL_WRCW |
  167. MD_CNTL_MD_VALUE(0x02));
  168. break;
  169. case 0x00100000:
  170. out_be32(&ddr->sdram_md_cntl,
  171. MD_CNTL_MD_EN |
  172. MD_CNTL_CS_SEL_CS0_CS1 |
  173. 0x04000000 |
  174. MD_CNTL_WRCW |
  175. MD_CNTL_MD_VALUE(0x0a));
  176. break;
  177. case 0x00200000:
  178. out_be32(&ddr->sdram_md_cntl,
  179. MD_CNTL_MD_EN |
  180. MD_CNTL_CS_SEL_CS0_CS1 |
  181. 0x04000000 |
  182. MD_CNTL_WRCW |
  183. MD_CNTL_MD_VALUE(0x12));
  184. break;
  185. case 0x00300000:
  186. out_be32(&ddr->sdram_md_cntl,
  187. MD_CNTL_MD_EN |
  188. MD_CNTL_CS_SEL_CS0_CS1 |
  189. 0x04000000 |
  190. MD_CNTL_WRCW |
  191. MD_CNTL_MD_VALUE(0x1a));
  192. break;
  193. default:
  194. out_be32(&ddr->sdram_md_cntl,
  195. MD_CNTL_MD_EN |
  196. MD_CNTL_CS_SEL_CS0_CS1 |
  197. 0x04000000 |
  198. MD_CNTL_WRCW |
  199. MD_CNTL_MD_VALUE(0x02));
  200. printf("Unsupported RC10\n");
  201. break;
  202. }
  203. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  204. ;
  205. udelay(6);
  206. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  207. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  208. out_be32(&ddr->debug[2], 0x0);
  209. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  210. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  211. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  212. out_be32(&ddr->debug[12], 0x0);
  213. out_be32(&ddr->debug[21], 0x0);
  214. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  215. }
  216. #endif
  217. /*
  218. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  219. * when operatiing in 32-bit bus mode with 4-beat bursts,
  220. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  221. */
  222. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  223. debug("Workaround for ERRATUM_DDR_115\n");
  224. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  225. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  226. /* set DEBUG_1[31] */
  227. setbits_be32(&ddr->debug[0], 1);
  228. }
  229. #endif
  230. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  231. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  232. /*
  233. * This is the combined workaround for DDR111 and DDR134
  234. * following the published errata for MPC8572
  235. */
  236. /* 1. Set EEBACR[3] */
  237. setbits_be32(&ecm->eebacr, 0x10000000);
  238. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  239. /* 2. Set DINIT in SDRAM_CFG_2*/
  240. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  241. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  242. in_be32(&ddr->sdram_cfg_2));
  243. /* 3. Set DEBUG_3[21] */
  244. setbits_be32(&ddr->debug[2], 0x400);
  245. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  246. #endif /* part 1 of the workaound */
  247. /*
  248. * 500 painful micro-seconds must elapse between
  249. * the DDR clock setup and the DDR config enable.
  250. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  251. * we choose the max, that is 500 us for all of case.
  252. */
  253. udelay(500);
  254. asm volatile("sync;isync");
  255. /* Let the controller go */
  256. temp_sdram_cfg = in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  257. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  258. asm volatile("sync;isync");
  259. total_gb_size_per_controller = 0;
  260. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  261. if (!(regs->cs[i].config & 0x80000000))
  262. continue;
  263. total_gb_size_per_controller += 1 << (
  264. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  265. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  266. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  267. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  268. 26); /* minus 26 (count of 64M) */
  269. }
  270. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  271. total_gb_size_per_controller *= 3;
  272. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  273. total_gb_size_per_controller <<= 1;
  274. /*
  275. * total memory / bus width = transactions needed
  276. * transactions needed / data rate = seconds
  277. * to add plenty of buffer, double the time
  278. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  279. * Let's wait for 800ms
  280. */
  281. bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK)
  282. >> SDRAM_CFG_DBW_SHIFT);
  283. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  284. (get_ddr_freq(0) >> 20)) << 1;
  285. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  286. timeout_save = timeout;
  287. #endif
  288. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  289. debug("total %d GB\n", total_gb_size_per_controller);
  290. debug("Need to wait up to %d * 10ms\n", timeout);
  291. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  292. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  293. (timeout >= 0)) {
  294. udelay(10000); /* throttle polling rate */
  295. timeout--;
  296. }
  297. if (timeout <= 0)
  298. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  299. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  300. /* continue this workaround */
  301. /* 4. Clear DEBUG3[21] */
  302. clrbits_be32(&ddr->debug[2], 0x400);
  303. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  304. /* DDR134 workaround starts */
  305. /* A: Clear sdram_cfg_2[odt_cfg] */
  306. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  307. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  308. in_be32(&ddr->sdram_cfg_2));
  309. /* B: Set DEBUG1[15] */
  310. setbits_be32(&ddr->debug[0], 0x10000);
  311. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  312. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  313. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  314. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  315. in_be32(&ddr->timing_cfg_2));
  316. /* D: Set D6 to 0x9f9f9f9f */
  317. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  318. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  319. /* E: Set D7 to 0x9f9f9f9f */
  320. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  321. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  322. /* F: Set D2[20] */
  323. setbits_be32(&ddr->debug[1], 0x800);
  324. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  325. /* G: Poll on D2[20] until cleared */
  326. while (in_be32(&ddr->debug[1]) & 0x800)
  327. udelay(10000); /* throttle polling rate */
  328. /* H: Clear D1[15] */
  329. clrbits_be32(&ddr->debug[0], 0x10000);
  330. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  331. /* I: Set sdram_cfg_2[odt_cfg] */
  332. setbits_be32(&ddr->sdram_cfg_2,
  333. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  334. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  335. /* Continuing with the DDR111 workaround */
  336. /* 5. Set D2[21] */
  337. setbits_be32(&ddr->debug[1], 0x400);
  338. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  339. /* 6. Poll D2[21] until its cleared */
  340. while (in_be32(&ddr->debug[1]) & 0x400)
  341. udelay(10000); /* throttle polling rate */
  342. /* 7. Wait for state machine 2nd run, roughly 400ms/GB */
  343. debug("Wait for %d * 10ms\n", timeout_save);
  344. udelay(timeout_save * 10000);
  345. /* 8. Set sdram_cfg_2[dinit] if options requires */
  346. setbits_be32(&ddr->sdram_cfg_2,
  347. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  348. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  349. /* 9. Poll until dinit is cleared */
  350. timeout = timeout_save;
  351. debug("Need to wait up to %d * 10ms\n", timeout);
  352. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  353. (timeout >= 0)) {
  354. udelay(10000); /* throttle polling rate */
  355. timeout--;
  356. }
  357. if (timeout <= 0)
  358. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  359. /* 10. Clear EEBACR[3] */
  360. clrbits_be32(&ecm->eebacr, 10000000);
  361. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  362. if (csn != -1) {
  363. csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
  364. *csn_bnds_t = csn_bnds_backup;
  365. debug("Change cs%d_bnds back to 0x%08x\n",
  366. csn, regs->cs[csn].bnds);
  367. setbits_be32(&ddr->sdram_cfg, 0x2); /* MEM_HALT */
  368. switch (csn) {
  369. case 0:
  370. out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
  371. break;
  372. case 1:
  373. out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
  374. break;
  375. case 2:
  376. out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
  377. break;
  378. case 3:
  379. out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
  380. break;
  381. }
  382. clrbits_be32(&ddr->sdram_cfg, 0x2);
  383. }
  384. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  385. }