clocks.c 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /*
  2. * clocks.c - figure out sclk/cclk/vco and such
  3. *
  4. * Copyright (c) 2005-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <common.h>
  9. #include <asm/clock.h>
  10. /* Get the voltage input multiplier */
  11. u_long get_vco(void)
  12. {
  13. static u_long cached_vco_pll_ctl, cached_vco;
  14. u_long msel, pll_ctl;
  15. pll_ctl = bfin_read_PLL_CTL();
  16. if (pll_ctl == cached_vco_pll_ctl)
  17. return cached_vco;
  18. else
  19. cached_vco_pll_ctl = pll_ctl;
  20. msel = (pll_ctl & MSEL) >> MSEL_P;
  21. if (0 == msel)
  22. msel = (MSEL >> MSEL_P) + 1;
  23. cached_vco = CONFIG_CLKIN_HZ;
  24. cached_vco >>= (pll_ctl & DF);
  25. cached_vco *= msel;
  26. return cached_vco;
  27. }
  28. /* Get the Core clock */
  29. u_long get_cclk(void)
  30. {
  31. static u_long cached_cclk_pll_div, cached_cclk;
  32. u_long div, csel, ssel;
  33. if (pll_is_bypassed())
  34. return CONFIG_CLKIN_HZ;
  35. div = bfin_read_PLL_DIV();
  36. if (div == cached_cclk_pll_div)
  37. return cached_cclk;
  38. else
  39. cached_cclk_pll_div = div;
  40. csel = (div & CSEL) >> CSEL_P;
  41. #ifndef CGU_DIV
  42. ssel = (div & SSEL) >> SSEL_P;
  43. if (ssel && ssel < (1 << csel)) /* SCLK > CCLK */
  44. cached_cclk = get_vco() / ssel;
  45. else
  46. cached_cclk = get_vco() >> csel;
  47. #else
  48. cached_cclk = get_vco() / csel;
  49. #endif
  50. return cached_cclk;
  51. }
  52. /* Get the System clock */
  53. #ifdef CGU_DIV
  54. static u_long cached_sclk_pll_div, cached_sclk;
  55. static u_long cached_sclk0, cached_sclk1, cached_dclk;
  56. static u_long _get_sclk(u_long *cache)
  57. {
  58. u_long div, ssel;
  59. if (pll_is_bypassed())
  60. return CONFIG_CLKIN_HZ;
  61. div = bfin_read_PLL_DIV();
  62. if (div == cached_sclk_pll_div)
  63. return *cache;
  64. else
  65. cached_sclk_pll_div = div;
  66. ssel = (div & SYSSEL) >> SYSSEL_P;
  67. cached_sclk = get_vco() / ssel;
  68. ssel = (div & S0SEL) >> S0SEL_P;
  69. cached_sclk0 = cached_sclk / ssel;
  70. ssel = (div & S1SEL) >> S1SEL_P;
  71. cached_sclk1 = cached_sclk / ssel;
  72. ssel = (div & DSEL) >> DSEL_P;
  73. cached_dclk = get_vco() / ssel;
  74. return *cache;
  75. }
  76. u_long get_sclk(void)
  77. {
  78. return _get_sclk(&cached_sclk);
  79. }
  80. u_long get_sclk0(void)
  81. {
  82. return _get_sclk(&cached_sclk0);
  83. }
  84. u_long get_sclk1(void)
  85. {
  86. return _get_sclk(&cached_sclk1);
  87. }
  88. u_long get_dclk(void)
  89. {
  90. return _get_sclk(&cached_dclk);
  91. }
  92. #else
  93. u_long get_sclk(void)
  94. {
  95. static u_long cached_sclk_pll_div, cached_sclk;
  96. u_long div, ssel;
  97. if (pll_is_bypassed())
  98. return CONFIG_CLKIN_HZ;
  99. div = bfin_read_PLL_DIV();
  100. if (div == cached_sclk_pll_div)
  101. return cached_sclk;
  102. else
  103. cached_sclk_pll_div = div;
  104. ssel = (div & SSEL) >> SSEL_P;
  105. cached_sclk = get_vco() / ssel;
  106. return cached_sclk;
  107. }
  108. #endif