m5253evbe.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  6. * Hayden Fraser (Hayden.Fraser@freescale.com)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <asm/immap.h>
  28. int checkboard(void)
  29. {
  30. puts("Board: ");
  31. puts("Freescale MCF5253 EVBE\n");
  32. return 0;
  33. };
  34. long int initdram(int board_type)
  35. {
  36. int i;
  37. /*
  38. * Check to see if the SDRAM has already been initialized
  39. * by a run control tool
  40. */
  41. if (!(mbar_readLong(MCFSIM_DCR) & 0x8000)) {
  42. u32 RC, dramsize;
  43. RC = (CFG_CLK / 1000000) >> 1;
  44. RC = (RC * 15) >> 4;
  45. /* Initialize DRAM Control Register: DCR */
  46. mbar_writeShort(MCFSIM_DCR, (0x8400 | RC));
  47. mbar_writeLong(MCFSIM_DACR0, 0x00003224);
  48. /* Initialize DMR0 */
  49. dramsize = ((CFG_SDRAM_SIZE << 20) - 1) & 0xFFFC0000;
  50. mbar_writeLong(MCFSIM_DMR0, dramsize | 1);
  51. mbar_writeLong(MCFSIM_DACR0, 0x0000322c);
  52. /* Write to this block to initiate precharge */
  53. *(u32 *) (CFG_SDRAM_BASE) = 0xa5a5a5a5;
  54. /* Set RE bit in DACR */
  55. mbar_writeLong(MCFSIM_DACR0,
  56. mbar_readLong(MCFSIM_DACR0) | 0x8000);
  57. /* Wait for at least 8 auto refresh cycles to occur */
  58. udelay(500);
  59. /* Finish the configuration by issuing the MRS */
  60. mbar_writeLong(MCFSIM_DACR0,
  61. mbar_readLong(MCFSIM_DACR0) | 0x0040);
  62. *(u32 *) (CFG_SDRAM_BASE + 0x800) = 0xa5a5a5a5;
  63. }
  64. return CFG_SDRAM_SIZE * 1024 * 1024;
  65. }
  66. int testdram(void)
  67. {
  68. /* TODO: XXX XXX XXX */
  69. printf("DRAM test not implemented!\n");
  70. return (0);
  71. }
  72. #ifdef CONFIG_CMD_IDE
  73. #include <ata.h>
  74. int ide_preinit(void)
  75. {
  76. return (0);
  77. }
  78. void ide_set_reset(int idereset)
  79. {
  80. volatile atac_t *ata = (atac_t *) CFG_ATA_BASE_ADDR;
  81. long period;
  82. /* t1, t2, t3, t4, t5, t6, t9, tRD, tA */
  83. int piotms[5][9] = { {70, 165, 60, 30, 50, 5, 20, 0, 35}, /* PIO 0 */
  84. {50, 125, 45, 20, 35, 5, 15, 0, 35}, /* PIO 1 */
  85. {30, 100, 30, 15, 20, 5, 10, 0, 35}, /* PIO 2 */
  86. {30, 80, 30, 10, 20, 5, 10, 0, 35}, /* PIO 3 */
  87. {25, 70, 20, 10, 20, 5, 10, 0, 35} /* PIO 4 */
  88. };
  89. if (idereset) {
  90. ata->cr = 0; /* control reset */
  91. udelay(100);
  92. } else {
  93. mbar2_writeLong(CIM_MISCCR, CIM_MISCCR_CPUEND);
  94. #define CALC_TIMING(t) (t + period - 1) / period
  95. period = 1000000000 / (CFG_CLK / 2); /* period in ns */
  96. /*ata->ton = CALC_TIMING (180); */
  97. ata->t1 = CALC_TIMING(piotms[2][0]);
  98. ata->t2w = CALC_TIMING(piotms[2][1]);
  99. ata->t2r = CALC_TIMING(piotms[2][1]);
  100. ata->ta = CALC_TIMING(piotms[2][8]);
  101. ata->trd = CALC_TIMING(piotms[2][7]);
  102. ata->t4 = CALC_TIMING(piotms[2][3]);
  103. ata->t9 = CALC_TIMING(piotms[2][6]);
  104. ata->cr = 0x40; /* IORDY enable */
  105. udelay(2000);
  106. ata->cr |= 0x01; /* IORDY enable */
  107. }
  108. }
  109. #endif /* CONFIG_CMD_IDE */