start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * armboot - Startup Code for XScale
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  9. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  10. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. .globl _start
  33. _start: b reset
  34. ldr pc, _undefined_instruction
  35. ldr pc, _software_interrupt
  36. ldr pc, _prefetch_abort
  37. ldr pc, _data_abort
  38. ldr pc, _not_used
  39. ldr pc, _irq
  40. ldr pc, _fiq
  41. _undefined_instruction: .word undefined_instruction
  42. _software_interrupt: .word software_interrupt
  43. _prefetch_abort: .word prefetch_abort
  44. _data_abort: .word data_abort
  45. _not_used: .word not_used
  46. _irq: .word irq
  47. _fiq: .word fiq
  48. .balignl 16,0xdeadbeef
  49. /*
  50. * Startup Code (reset vector)
  51. *
  52. * do important init only if we don't start from RAM!
  53. * - relocate armboot to ram
  54. * - setup stack
  55. * - jump to second stage
  56. */
  57. _TEXT_BASE:
  58. .word TEXT_BASE
  59. .globl _armboot_start
  60. _armboot_start:
  61. .word _start
  62. /*
  63. * These are defined in the board-specific linker script.
  64. */
  65. .globl _bss_start
  66. _bss_start:
  67. .word __bss_start
  68. .globl _bss_end
  69. _bss_end:
  70. .word _end
  71. #ifdef CONFIG_USE_IRQ
  72. /* IRQ stack memory (calculated at run-time) */
  73. .globl IRQ_STACK_START
  74. IRQ_STACK_START:
  75. .word 0x0badc0de
  76. /* IRQ stack memory (calculated at run-time) */
  77. .globl FIQ_STACK_START
  78. FIQ_STACK_START:
  79. .word 0x0badc0de
  80. #endif
  81. /****************************************************************************/
  82. /* */
  83. /* the actual reset code */
  84. /* */
  85. /****************************************************************************/
  86. reset:
  87. mrs r0,cpsr /* set the cpu to SVC32 mode */
  88. bic r0,r0,#0x1f /* (superviser mode, M=10011) */
  89. orr r0,r0,#0x13
  90. msr cpsr,r0
  91. /*
  92. * we do sys-critical inits only at reboot,
  93. * not when booting from ram!
  94. */
  95. #ifdef CONFIG_INIT_CRITICAL
  96. bl cpu_init_crit /* we do sys-critical inits */
  97. #endif
  98. relocate: /* relocate U-Boot to RAM */
  99. adr r0, _start /* r0 <- current position of code */
  100. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  101. cmp r0, r1 /* don't reloc during debug */
  102. beq stack_setup
  103. ldr r2, _armboot_start
  104. ldr r3, _bss_start
  105. sub r2, r3, r2 /* r2 <- size of armboot */
  106. add r2, r0, r2 /* r2 <- source end address */
  107. copy_loop:
  108. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  109. stmia r1!, {r3-r10} /* copy to target address [r1] */
  110. cmp r0, r2 /* until source end addreee [r2] */
  111. ble copy_loop
  112. /* Set up the stack */
  113. stack_setup:
  114. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  115. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  116. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  117. #ifdef CONFIG_USE_IRQ
  118. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  119. #endif
  120. sub sp, r0, #12 /* leave 3 words for abort-stack */
  121. clear_bss:
  122. ldr r0, _bss_start /* find start of bss segment */
  123. ldr r1, _bss_end /* stop here */
  124. mov r2, #0x00000000 /* clear */
  125. clbss_l:str r2, [r0] /* clear loop... */
  126. add r0, r0, #4
  127. cmp r0, r1
  128. ble clbss_l
  129. ldr pc, _start_armboot
  130. _start_armboot: .word start_armboot
  131. /****************************************************************************/
  132. /* */
  133. /* CPU_init_critical registers */
  134. /* */
  135. /* - setup important registers */
  136. /* - setup memory timing */
  137. /* */
  138. /****************************************************************************/
  139. /* Interrupt-Controller base address */
  140. IC_BASE: .word 0x40d00000
  141. #define ICMR 0x04
  142. /* Reset-Controller */
  143. RST_BASE: .word 0x40f00030
  144. #define RCSR 0x00
  145. /* Operating System Timer */
  146. OSTIMER_BASE: .word 0x40a00000
  147. #define OSMR3 0x0C
  148. #define OSCR 0x10
  149. #define OWER 0x18
  150. #define OIER 0x1C
  151. /* Clock Manager Registers */
  152. #ifdef CFG_CPUSPEED
  153. CC_BASE: .word 0x41300000
  154. #define CCCR 0x00
  155. cpuspeed: .word CFG_CPUSPEED
  156. #else
  157. #error "You have to define CFG_CPUSPEED!!"
  158. #endif
  159. /* RS: ??? */
  160. .macro CPWAIT
  161. mrc p15,0,r0,c2,c0,0
  162. mov r0,r0
  163. sub pc,pc,#4
  164. .endm
  165. cpu_init_crit:
  166. /* mask all IRQs */
  167. ldr r0, IC_BASE
  168. mov r1, #0x00
  169. str r1, [r0, #ICMR]
  170. #if defined(CFG_CPUSPEED)
  171. /* set clock speed */
  172. ldr r0, CC_BASE
  173. ldr r1, cpuspeed
  174. str r1, [r0, #CCCR]
  175. mov r0, #2
  176. mcr p14, 0, r0, c6, c0, 0
  177. setspeed_done:
  178. #endif
  179. /*
  180. * before relocating, we have to setup RAM timing
  181. * because memory timing is board-dependend, you will
  182. * find a memsetup.S in your board directory.
  183. */
  184. mov ip, lr
  185. bl memsetup
  186. mov lr, ip
  187. /* Memory interfaces are working. Disable MMU and enable I-cache. */
  188. ldr r0, =0x2001 /* enable access to all coproc. */
  189. mcr p15, 0, r0, c15, c1, 0
  190. CPWAIT
  191. mcr p15, 0, r0, c7, c10, 4 /* drain the write & fill buffers */
  192. CPWAIT
  193. mcr p15, 0, r0, c7, c7, 0 /* flush Icache, Dcache and BTB */
  194. CPWAIT
  195. mcr p15, 0, r0, c8, c7, 0 /* flush instuction and data TLBs */
  196. CPWAIT
  197. /* Enable the Icache */
  198. /*
  199. mrc p15, 0, r0, c1, c0, 0
  200. orr r0, r0, #0x1800
  201. mcr p15, 0, r0, c1, c0, 0
  202. CPWAIT
  203. */
  204. mov pc, lr
  205. /****************************************************************************/
  206. /* */
  207. /* Interrupt handling */
  208. /* */
  209. /****************************************************************************/
  210. /* IRQ stack frame */
  211. #define S_FRAME_SIZE 72
  212. #define S_OLD_R0 68
  213. #define S_PSR 64
  214. #define S_PC 60
  215. #define S_LR 56
  216. #define S_SP 52
  217. #define S_IP 48
  218. #define S_FP 44
  219. #define S_R10 40
  220. #define S_R9 36
  221. #define S_R8 32
  222. #define S_R7 28
  223. #define S_R6 24
  224. #define S_R5 20
  225. #define S_R4 16
  226. #define S_R3 12
  227. #define S_R2 8
  228. #define S_R1 4
  229. #define S_R0 0
  230. #define MODE_SVC 0x13
  231. /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
  232. .macro bad_save_user_regs
  233. sub sp, sp, #S_FRAME_SIZE
  234. stmia sp, {r0 - r12} /* Calling r0-r12 */
  235. add r8, sp, #S_PC
  236. ldr r2, _armboot_start
  237. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  238. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  239. ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
  240. add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
  241. add r5, sp, #S_SP
  242. mov r1, lr
  243. stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
  244. mov r0, sp
  245. .endm
  246. /* use irq_save_user_regs / irq_restore_user_regs for */
  247. /* IRQ/FIQ handling */
  248. .macro irq_save_user_regs
  249. sub sp, sp, #S_FRAME_SIZE
  250. stmia sp, {r0 - r12} /* Calling r0-r12 */
  251. add r8, sp, #S_PC
  252. stmdb r8, {sp, lr}^ /* Calling SP, LR */
  253. str lr, [r8, #0] /* Save calling PC */
  254. mrs r6, spsr
  255. str r6, [r8, #4] /* Save CPSR */
  256. str r0, [r8, #8] /* Save OLD_R0 */
  257. mov r0, sp
  258. .endm
  259. .macro irq_restore_user_regs
  260. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  261. mov r0, r0
  262. ldr lr, [sp, #S_PC] @ Get PC
  263. add sp, sp, #S_FRAME_SIZE
  264. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  265. .endm
  266. .macro get_bad_stack
  267. ldr r13, _armboot_start @ setup our mode stack
  268. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  269. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  270. str lr, [r13] @ save caller lr / spsr
  271. mrs lr, spsr
  272. str lr, [r13, #4]
  273. mov r13, #MODE_SVC @ prepare SVC-Mode
  274. msr spsr_c, r13
  275. mov lr, pc
  276. movs pc, lr
  277. .endm
  278. .macro get_irq_stack @ setup IRQ stack
  279. ldr sp, IRQ_STACK_START
  280. .endm
  281. .macro get_fiq_stack @ setup FIQ stack
  282. ldr sp, FIQ_STACK_START
  283. .endm
  284. /****************************************************************************/
  285. /* */
  286. /* exception handlers */
  287. /* */
  288. /****************************************************************************/
  289. .align 5
  290. undefined_instruction:
  291. get_bad_stack
  292. bad_save_user_regs
  293. bl do_undefined_instruction
  294. .align 5
  295. software_interrupt:
  296. get_bad_stack
  297. bad_save_user_regs
  298. bl do_software_interrupt
  299. .align 5
  300. prefetch_abort:
  301. get_bad_stack
  302. bad_save_user_regs
  303. bl do_prefetch_abort
  304. .align 5
  305. data_abort:
  306. get_bad_stack
  307. bad_save_user_regs
  308. bl do_data_abort
  309. .align 5
  310. not_used:
  311. get_bad_stack
  312. bad_save_user_regs
  313. bl do_not_used
  314. #ifdef CONFIG_USE_IRQ
  315. .align 5
  316. irq:
  317. get_irq_stack
  318. irq_save_user_regs
  319. bl do_irq
  320. irq_restore_user_regs
  321. .align 5
  322. fiq:
  323. get_fiq_stack
  324. irq_save_user_regs /* someone ought to write a more */
  325. bl do_fiq /* effiction fiq_save_user_regs */
  326. irq_restore_user_regs
  327. #else
  328. .align 5
  329. irq:
  330. get_bad_stack
  331. bad_save_user_regs
  332. bl do_irq
  333. .align 5
  334. fiq:
  335. get_bad_stack
  336. bad_save_user_regs
  337. bl do_fiq
  338. #endif
  339. /****************************************************************************/
  340. /* */
  341. /* Reset function: the PXA250 doesn't have a reset function, so we have to */
  342. /* perform a watchdog timeout for a soft reset. */
  343. /* */
  344. /****************************************************************************/
  345. .align 5
  346. .globl reset_cpu
  347. /* FIXME: this code is PXA250 specific. How is this handled on */
  348. /* other XScale processors? */
  349. reset_cpu:
  350. /* We set OWE:WME (watchdog enable) and wait until timeout happens */
  351. ldr r0, OSTIMER_BASE
  352. ldr r1, [r0, #OWER]
  353. orr r1, r1, #0x0001 /* bit0: WME */
  354. str r1, [r0, #OWER]
  355. /* OS timer does only wrap every 1165 seconds, so we have to set */
  356. /* the match register as well. */
  357. ldr r1, [r0, #OSCR] /* read OS timer */
  358. add r1, r1, #0x800 /* let OSMR3 match after */
  359. add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
  360. str r1, [r0, #OSMR3]
  361. reset_endless:
  362. b reset_endless