start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <config.h>
  27. #include <version.h>
  28. /*
  29. *************************************************************************
  30. *
  31. * Jump vector table as in table 3.1 in [1]
  32. *
  33. *************************************************************************
  34. */
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. _undefined_instruction: .word undefined_instruction
  45. _software_interrupt: .word software_interrupt
  46. _prefetch_abort: .word prefetch_abort
  47. _data_abort: .word data_abort
  48. _not_used: .word not_used
  49. _irq: .word irq
  50. _fiq: .word fiq
  51. .balignl 16,0xdeadbeef
  52. /*
  53. *************************************************************************
  54. *
  55. * Startup Code (reset vector)
  56. *
  57. * do important init only if we don't start from memory!
  58. * relocate armboot to ram
  59. * setup stack
  60. * jump to second stage
  61. *
  62. *************************************************************************
  63. */
  64. _TEXT_BASE:
  65. .word TEXT_BASE
  66. .globl _armboot_start
  67. _armboot_start:
  68. .word _start
  69. /*
  70. * These are defined in the board-specific linker script.
  71. */
  72. .globl _bss_start
  73. _bss_start:
  74. .word __bss_start
  75. .globl _bss_end
  76. _bss_end:
  77. .word _end
  78. #ifdef CONFIG_USE_IRQ
  79. /* IRQ stack memory (calculated at run-time) */
  80. .globl IRQ_STACK_START
  81. IRQ_STACK_START:
  82. .word 0x0badc0de
  83. /* IRQ stack memory (calculated at run-time) */
  84. .globl FIQ_STACK_START
  85. FIQ_STACK_START:
  86. .word 0x0badc0de
  87. #endif
  88. /*
  89. * the actual reset code
  90. */
  91. reset:
  92. /*
  93. * set the cpu to SVC32 mode
  94. */
  95. mrs r0,cpsr
  96. bic r0,r0,#0x1f
  97. orr r0,r0,#0xd3
  98. msr cpsr,r0
  99. /* turn off the watchdog */
  100. #if defined(CONFIG_S3C2400)
  101. # define pWTCON 0x15300000
  102. # define INTMSK 0x14400008 /* Interupt-Controller base addresses */
  103. # define CLKDIVN 0x14800014 /* clock divisor register */
  104. #elif defined(CONFIG_S3C2410)
  105. # define pWTCON 0x53000000
  106. # define INTMSK 0x4A000008 /* Interupt-Controller base addresses */
  107. # define INTSUBMSK 0x4A00001C
  108. # define CLKDIVN 0x4C000014 /* clock divisor register */
  109. #endif
  110. #if defined(CONFIG_S3C2400) || defined(CONFIG_S3C2410)
  111. ldr r0, =pWTCON
  112. mov r1, #0x0
  113. str r1, [r0]
  114. /*
  115. * mask all IRQs by setting all bits in the INTMR - default
  116. */
  117. mov r1, #0xffffffff
  118. ldr r0, =INTMSK
  119. str r1, [r0]
  120. # if defined(CONFIG_S3C2410)
  121. ldr r1, =0x3ff
  122. ldr r0, =INTSUBMSK
  123. str r1, [r0]
  124. # endif
  125. /* FCLK:HCLK:PCLK = 1:2:4 */
  126. /* default FCLK is 120 MHz ! */
  127. ldr r0, =CLKDIVN
  128. mov r1, #3
  129. str r1, [r0]
  130. #endif /* CONFIG_S3C2400 || CONFIG_S3C2410 */
  131. /*
  132. * we do sys-critical inits only at reboot,
  133. * not when booting from ram!
  134. */
  135. #ifdef CONFIG_INIT_CRITICAL
  136. bl cpu_init_crit
  137. #endif
  138. relocate: /* relocate U-Boot to RAM */
  139. adr r0, _start /* r0 <- current position of code */
  140. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  141. cmp r0, r1 /* don't reloc during debug */
  142. beq stack_setup
  143. ldr r2, _armboot_start
  144. ldr r3, _bss_start
  145. sub r2, r3, r2 /* r2 <- size of armboot */
  146. add r2, r0, r2 /* r2 <- source end address */
  147. copy_loop:
  148. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  149. stmia r1!, {r3-r10} /* copy to target address [r1] */
  150. cmp r0, r2 /* until source end addreee [r2] */
  151. ble copy_loop
  152. /* Set up the stack */
  153. stack_setup:
  154. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  155. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  156. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  157. #ifdef CONFIG_USE_IRQ
  158. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  159. #endif
  160. sub sp, r0, #12 /* leave 3 words for abort-stack */
  161. clear_bss:
  162. ldr r0, _bss_start /* find start of bss segment */
  163. ldr r1, _bss_end /* stop here */
  164. mov r2, #0x00000000 /* clear */
  165. clbss_l:str r2, [r0] /* clear loop... */
  166. add r0, r0, #4
  167. cmp r0, r1
  168. ble clbss_l
  169. #if 0
  170. /* try doing this stuff after the relocation */
  171. ldr r0, =pWTCON
  172. mov r1, #0x0
  173. str r1, [r0]
  174. /*
  175. * mask all IRQs by setting all bits in the INTMR - default
  176. */
  177. mov r1, #0xffffffff
  178. ldr r0, =INTMR
  179. str r1, [r0]
  180. /* FCLK:HCLK:PCLK = 1:2:4 */
  181. /* default FCLK is 120 MHz ! */
  182. ldr r0, =CLKDIVN
  183. mov r1, #3
  184. str r1, [r0]
  185. /* END stuff after relocation */
  186. #endif
  187. ldr pc, _start_armboot
  188. _start_armboot: .word start_armboot
  189. /*
  190. *************************************************************************
  191. *
  192. * CPU_init_critical registers
  193. *
  194. * setup important registers
  195. * setup memory timing
  196. *
  197. *************************************************************************
  198. */
  199. cpu_init_crit:
  200. /*
  201. * flush v4 I/D caches
  202. */
  203. mov r0, #0
  204. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  205. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  206. /*
  207. * disable MMU stuff and caches
  208. */
  209. mrc p15, 0, r0, c1, c0, 0
  210. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  211. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  212. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  213. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  214. mcr p15, 0, r0, c1, c0, 0
  215. /*
  216. * before relocating, we have to setup RAM timing
  217. * because memory timing is board-dependend, you will
  218. * find a memsetup.S in your board directory.
  219. */
  220. mov ip, lr
  221. bl memsetup
  222. mov lr, ip
  223. mov pc, lr
  224. /*
  225. *************************************************************************
  226. *
  227. * Interrupt handling
  228. *
  229. *************************************************************************
  230. */
  231. @
  232. @ IRQ stack frame.
  233. @
  234. #define S_FRAME_SIZE 72
  235. #define S_OLD_R0 68
  236. #define S_PSR 64
  237. #define S_PC 60
  238. #define S_LR 56
  239. #define S_SP 52
  240. #define S_IP 48
  241. #define S_FP 44
  242. #define S_R10 40
  243. #define S_R9 36
  244. #define S_R8 32
  245. #define S_R7 28
  246. #define S_R6 24
  247. #define S_R5 20
  248. #define S_R4 16
  249. #define S_R3 12
  250. #define S_R2 8
  251. #define S_R1 4
  252. #define S_R0 0
  253. #define MODE_SVC 0x13
  254. #define I_BIT 0x80
  255. /*
  256. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  257. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  258. */
  259. .macro bad_save_user_regs
  260. sub sp, sp, #S_FRAME_SIZE
  261. stmia sp, {r0 - r12} @ Calling r0-r12
  262. ldr r2, _armboot_start
  263. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  264. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  265. ldmia r2, {r2 - r3} @ get pc, cpsr
  266. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  267. add r5, sp, #S_SP
  268. mov r1, lr
  269. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  270. mov r0, sp
  271. .endm
  272. .macro irq_save_user_regs
  273. sub sp, sp, #S_FRAME_SIZE
  274. stmia sp, {r0 - r12} @ Calling r0-r12
  275. add r8, sp, #S_PC
  276. stmdb r8, {sp, lr}^ @ Calling SP, LR
  277. str lr, [r8, #0] @ Save calling PC
  278. mrs r6, spsr
  279. str r6, [r8, #4] @ Save CPSR
  280. str r0, [r8, #8] @ Save OLD_R0
  281. mov r0, sp
  282. .endm
  283. .macro irq_restore_user_regs
  284. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  285. mov r0, r0
  286. ldr lr, [sp, #S_PC] @ Get PC
  287. add sp, sp, #S_FRAME_SIZE
  288. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  289. .endm
  290. .macro get_bad_stack
  291. ldr r13, _armboot_start @ setup our mode stack
  292. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  293. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  294. str lr, [r13] @ save caller lr / spsr
  295. mrs lr, spsr
  296. str lr, [r13, #4]
  297. mov r13, #MODE_SVC @ prepare SVC-Mode
  298. @ msr spsr_c, r13
  299. msr spsr, r13
  300. mov lr, pc
  301. movs pc, lr
  302. .endm
  303. .macro get_irq_stack @ setup IRQ stack
  304. ldr sp, IRQ_STACK_START
  305. .endm
  306. .macro get_fiq_stack @ setup FIQ stack
  307. ldr sp, FIQ_STACK_START
  308. .endm
  309. /*
  310. * exception handlers
  311. */
  312. .align 5
  313. undefined_instruction:
  314. get_bad_stack
  315. bad_save_user_regs
  316. bl do_undefined_instruction
  317. .align 5
  318. software_interrupt:
  319. get_bad_stack
  320. bad_save_user_regs
  321. bl do_software_interrupt
  322. .align 5
  323. prefetch_abort:
  324. get_bad_stack
  325. bad_save_user_regs
  326. bl do_prefetch_abort
  327. .align 5
  328. data_abort:
  329. get_bad_stack
  330. bad_save_user_regs
  331. bl do_data_abort
  332. .align 5
  333. not_used:
  334. get_bad_stack
  335. bad_save_user_regs
  336. bl do_not_used
  337. #ifdef CONFIG_USE_IRQ
  338. .align 5
  339. irq:
  340. get_irq_stack
  341. irq_save_user_regs
  342. bl do_irq
  343. irq_restore_user_regs
  344. .align 5
  345. fiq:
  346. get_fiq_stack
  347. /* someone ought to write a more effiction fiq_save_user_regs */
  348. irq_save_user_regs
  349. bl do_fiq
  350. irq_restore_user_regs
  351. #else
  352. .align 5
  353. irq:
  354. get_bad_stack
  355. bad_save_user_regs
  356. bl do_irq
  357. .align 5
  358. fiq:
  359. get_bad_stack
  360. bad_save_user_regs
  361. bl do_fiq
  362. #endif
  363. .align 5
  364. .globl reset_cpu
  365. reset_cpu:
  366. #ifdef CONFIG_S3C2400
  367. bl disable_interrupts
  368. # ifdef CONFIG_TRAB
  369. bl disable_vfd
  370. # endif
  371. ldr r1, _rWTCON
  372. ldr r2, _rWTCNT
  373. /* Disable watchdog */
  374. mov r3, #0x0000
  375. str r3, [r1]
  376. /* Initialize watchdog timer count register */
  377. mov r3, #0x0001
  378. str r3, [r2]
  379. /* Enable watchdog timer; assert reset at timer timeout */
  380. mov r3, #0x0021
  381. str r3, [r1]
  382. _loop_forever:
  383. b _loop_forever
  384. _rWTCON:
  385. .word 0x15300000
  386. _rWTCNT:
  387. .word 0x15300008
  388. #else /* ! CONFIG_S3C2400 */
  389. mov ip, #0
  390. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  391. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  392. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  393. bic ip, ip, #0x000f @ ............wcam
  394. bic ip, ip, #0x2100 @ ..v....s........
  395. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  396. mov pc, r0
  397. #endif /* CONFIG_S3C2400 */