atmel_dataflash_spi.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196
  1. /*
  2. * Driver for ATMEL DataFlash support
  3. * Author : Hamid Ikdoumi (Atmel)
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #include <common.h>
  22. #ifndef CONFIG_AT91_LEGACY
  23. # define CONFIG_ATMEL_LEGACY
  24. # warning Please update to use C structure SoC access !
  25. #endif
  26. #include <common.h>
  27. #include <spi.h>
  28. #include <malloc.h>
  29. #include <asm/io.h>
  30. #include <asm/arch/clk.h>
  31. #include <asm/arch/hardware.h>
  32. #include "atmel_spi.h"
  33. #include <asm/arch/gpio.h>
  34. #include <asm/arch/at91_pio.h>
  35. #include <asm/arch/at91_spi.h>
  36. #include <dataflash.h>
  37. #define AT91_SPI_PCS0_DATAFLASH_CARD 0xE /* Chip Select 0: NPCS0%1110 */
  38. #define AT91_SPI_PCS1_DATAFLASH_CARD 0xD /* Chip Select 1: NPCS1%1101 */
  39. #define AT91_SPI_PCS2_DATAFLASH_CARD 0xB /* Chip Select 2: NPCS2%1011 */
  40. #define AT91_SPI_PCS3_DATAFLASH_CARD 0x7 /* Chip Select 3: NPCS3%0111 */
  41. void AT91F_SpiInit(void)
  42. {
  43. /* Reset the SPI */
  44. writel(AT91_SPI_SWRST, ATMEL_BASE_SPI0 + AT91_SPI_CR);
  45. /* Configure SPI in Master Mode with No CS selected !!! */
  46. writel(AT91_SPI_MSTR | AT91_SPI_MODFDIS | AT91_SPI_PCS,
  47. ATMEL_BASE_SPI0 + AT91_SPI_MR);
  48. /* Configure CS0 */
  49. writel(AT91_SPI_NCPHA |
  50. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  51. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  52. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  53. ATMEL_BASE_SPI0 + AT91_SPI_CSR(0));
  54. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS1
  55. /* Configure CS1 */
  56. writel(AT91_SPI_NCPHA |
  57. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  58. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  59. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  60. ATMEL_BASE_SPI0 + AT91_SPI_CSR(1));
  61. #endif
  62. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS2
  63. /* Configure CS2 */
  64. writel(AT91_SPI_NCPHA |
  65. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  66. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  67. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  68. ATMEL_BASE_SPI0 + AT91_SPI_CSR(2));
  69. #endif
  70. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3
  71. /* Configure CS3 */
  72. writel(AT91_SPI_NCPHA |
  73. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  74. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  75. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  76. ATMEL_BASE_SPI0 + AT91_SPI_CSR(3));
  77. #endif
  78. /* SPI_Enable */
  79. writel(AT91_SPI_SPIEN, ATMEL_BASE_SPI0 + AT91_SPI_CR);
  80. while (!(readl(ATMEL_BASE_SPI0 + AT91_SPI_SR) & AT91_SPI_SPIENS))
  81. ;
  82. /*
  83. * Add tempo to get SPI in a safe state.
  84. * Should not be needed for new silicon (Rev B)
  85. */
  86. udelay(500000);
  87. readl(ATMEL_BASE_SPI0 + AT91_SPI_SR);
  88. readl(ATMEL_BASE_SPI0 + AT91_SPI_RDR);
  89. }
  90. void AT91F_SpiEnable(int cs)
  91. {
  92. unsigned long mode;
  93. switch (cs) {
  94. case 0: /* Configure SPI CS0 for Serial DataFlash AT45DBxx */
  95. mode = readl(ATMEL_BASE_SPI0 + AT91_SPI_MR);
  96. mode &= 0xFFF0FFFF;
  97. writel(mode | ((AT91_SPI_PCS0_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  98. ATMEL_BASE_SPI0 + AT91_SPI_MR);
  99. break;
  100. case 1: /* Configure SPI CS1 for Serial DataFlash AT45DBxx */
  101. mode = readl(ATMEL_BASE_SPI0 + AT91_SPI_MR);
  102. mode &= 0xFFF0FFFF;
  103. writel(mode | ((AT91_SPI_PCS1_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  104. ATMEL_BASE_SPI0 + AT91_SPI_MR);
  105. break;
  106. case 2: /* Configure SPI CS2 for Serial DataFlash AT45DBxx */
  107. mode = readl(ATMEL_BASE_SPI0 + AT91_SPI_MR);
  108. mode &= 0xFFF0FFFF;
  109. writel(mode | ((AT91_SPI_PCS2_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  110. ATMEL_BASE_SPI0 + AT91_SPI_MR);
  111. break;
  112. case 3:
  113. mode = readl(ATMEL_BASE_SPI0 + AT91_SPI_MR);
  114. mode &= 0xFFF0FFFF;
  115. writel(mode | ((AT91_SPI_PCS3_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  116. ATMEL_BASE_SPI0 + AT91_SPI_MR);
  117. break;
  118. }
  119. /* SPI_Enable */
  120. writel(AT91_SPI_SPIEN, ATMEL_BASE_SPI0 + AT91_SPI_CR);
  121. }
  122. unsigned int AT91F_SpiWrite1(AT91PS_DataflashDesc pDesc);
  123. unsigned int AT91F_SpiWrite(AT91PS_DataflashDesc pDesc)
  124. {
  125. unsigned int timeout;
  126. unsigned int timebase;
  127. pDesc->state = BUSY;
  128. writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS,
  129. ATMEL_BASE_SPI0 + AT91_SPI_PTCR);
  130. /* Initialize the Transmit and Receive Pointer */
  131. writel((unsigned int)pDesc->rx_cmd_pt,
  132. ATMEL_BASE_SPI0 + AT91_SPI_RPR);
  133. writel((unsigned int)pDesc->tx_cmd_pt,
  134. ATMEL_BASE_SPI0 + AT91_SPI_TPR);
  135. /* Intialize the Transmit and Receive Counters */
  136. writel(pDesc->rx_cmd_size, ATMEL_BASE_SPI0 + AT91_SPI_RCR);
  137. writel(pDesc->tx_cmd_size, ATMEL_BASE_SPI0 + AT91_SPI_TCR);
  138. if (pDesc->tx_data_size != 0) {
  139. /* Initialize the Next Transmit and Next Receive Pointer */
  140. writel((unsigned int)pDesc->rx_data_pt,
  141. ATMEL_BASE_SPI0 + AT91_SPI_RNPR);
  142. writel((unsigned int)pDesc->tx_data_pt,
  143. ATMEL_BASE_SPI0 + AT91_SPI_TNPR);
  144. /* Intialize the Next Transmit and Next Receive Counters */
  145. writel(pDesc->rx_data_size,
  146. ATMEL_BASE_SPI0 + AT91_SPI_RNCR);
  147. writel(pDesc->tx_data_size,
  148. ATMEL_BASE_SPI0 + AT91_SPI_TNCR);
  149. }
  150. /* arm simple, non interrupt dependent timer */
  151. timebase = get_timer(0);
  152. timeout = 0;
  153. writel(AT91_SPI_TXTEN + AT91_SPI_RXTEN,
  154. ATMEL_BASE_SPI0 + AT91_SPI_PTCR);
  155. while (!(readl(ATMEL_BASE_SPI0 + AT91_SPI_SR) & AT91_SPI_RXBUFF) &&
  156. ((timeout = get_timer(timebase)) < CONFIG_SYS_SPI_WRITE_TOUT))
  157. ;
  158. writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS,
  159. ATMEL_BASE_SPI0 + AT91_SPI_PTCR);
  160. pDesc->state = IDLE;
  161. if (timeout >= CONFIG_SYS_SPI_WRITE_TOUT) {
  162. printf("Error Timeout\n\r");
  163. return DATAFLASH_ERROR;
  164. }
  165. return DATAFLASH_OK;
  166. }