corenet_ds.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * Corenet DS style board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #include "../board/freescale/common/ics307_clk.h"
  28. /* High Level Configuration Options */
  29. #define CONFIG_BOOKE
  30. #define CONFIG_E500 /* BOOKE e500 family */
  31. #define CONFIG_E500MC /* BOOKE e500mc family */
  32. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  33. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  34. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  35. #define CONFIG_MP /* support multiple processors */
  36. #ifndef CONFIG_SYS_TEXT_BASE
  37. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  38. #endif
  39. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  40. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  41. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  42. #define CONFIG_PCI /* Enable PCI/PCIE */
  43. #define CONFIG_PCIE1 /* PCIE controler 1 */
  44. #define CONFIG_PCIE2 /* PCIE controler 2 */
  45. #define CONFIG_PCIE3 /* PCIE controler 3 */
  46. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  47. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  48. #define CONFIG_SYS_SRIO
  49. #define CONFIG_SRIO1 /* SRIO port 1 */
  50. #define CONFIG_SRIO2 /* SRIO port 2 */
  51. #define CONFIG_FSL_LAW /* Use common FSL init code */
  52. #define CONFIG_ENV_OVERWRITE
  53. #ifdef CONFIG_SYS_NO_FLASH
  54. #define CONFIG_ENV_IS_NOWHERE
  55. #else
  56. #define CONFIG_ENV_IS_IN_FLASH
  57. #define CONFIG_FLASH_CFI_DRIVER
  58. #define CONFIG_SYS_FLASH_CFI
  59. #endif
  60. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  61. /*
  62. * These can be toggled for performance analysis, otherwise use default.
  63. */
  64. #define CONFIG_SYS_CACHE_STASHING
  65. #define CONFIG_BACKSIDE_L2_CACHE
  66. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  67. #define CONFIG_BTB /* toggle branch predition */
  68. /*#define CONFIG_DDR_ECC*/
  69. #ifdef CONFIG_DDR_ECC
  70. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  71. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  72. #endif
  73. #define CONFIG_ENABLE_36BIT_PHYS
  74. #ifdef CONFIG_PHYS_64BIT
  75. #define CONFIG_ADDR_MAP
  76. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  77. #endif
  78. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  79. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  80. #define CONFIG_SYS_MEMTEST_END 0x00400000
  81. #define CONFIG_SYS_ALT_MEMTEST
  82. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  83. /*
  84. * Base addresses -- Note these are effective addresses where the
  85. * actual resources get mapped (not physical addresses)
  86. */
  87. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000 /* CCSRBAR Default */
  88. #define CONFIG_SYS_CCSRBAR 0xfe000000 /* relocated CCSRBAR */
  89. #ifdef CONFIG_PHYS_64BIT
  90. #define CONFIG_SYS_CCSRBAR_PHYS 0xffe000000ull /* physical addr of CCSRBAR */
  91. #else
  92. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  93. #endif
  94. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  95. #ifdef CONFIG_PHYS_64BIT
  96. #define CONFIG_SYS_DCSRBAR 0xf0000000
  97. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  98. #endif
  99. /* EEPROM */
  100. #define CONFIG_ID_EEPROM
  101. #define CONFIG_SYS_I2C_EEPROM_NXID
  102. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  103. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  104. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  105. /*
  106. * DDR Setup
  107. */
  108. #define CONFIG_VERY_BIG_RAM
  109. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  110. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  111. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  112. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  113. #define CONFIG_DDR_SPD
  114. #define CONFIG_FSL_DDR3
  115. #define CONFIG_SYS_SPD_BUS_NUM 1
  116. #define SPD_EEPROM_ADDRESS1 0x51
  117. #define SPD_EEPROM_ADDRESS2 0x52
  118. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  119. /*
  120. * Local Bus Definitions
  121. */
  122. /* Set the local bus clock 1/8 of platform clock */
  123. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  124. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
  125. #ifdef CONFIG_PHYS_64BIT
  126. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  127. #else
  128. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  129. #endif
  130. #define CONFIG_SYS_BR0_PRELIM \
  131. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
  132. BR_PS_16 | BR_V)
  133. #define CONFIG_SYS_OR0_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  134. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  135. #define CONFIG_SYS_BR1_PRELIM \
  136. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  137. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  138. #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */
  139. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  140. #ifdef CONFIG_PHYS_64BIT
  141. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  142. #else
  143. #define PIXIS_BASE_PHYS PIXIS_BASE
  144. #endif
  145. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  146. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  147. #define PIXIS_LBMAP_SWITCH 7
  148. #define PIXIS_LBMAP_MASK 0xf0
  149. #define PIXIS_LBMAP_SHIFT 4
  150. #define PIXIS_LBMAP_ALTBANK 0x40
  151. #define CONFIG_SYS_FLASH_QUIET_TEST
  152. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  153. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  154. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  155. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  156. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  157. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  158. #define CONFIG_SYS_FLASH_EMPTY_INFO
  159. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  160. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  161. #define CONFIG_BOARD_EARLY_INIT_F
  162. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  163. #define CONFIG_MISC_INIT_R
  164. #define CONFIG_HWCONFIG
  165. /* define to use L1 as initial stack */
  166. #define CONFIG_L1_INIT_RAM
  167. #define CONFIG_SYS_INIT_RAM_LOCK
  168. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  169. #ifdef CONFIG_PHYS_64BIT
  170. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  171. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  172. /* The assembler doesn't like typecast */
  173. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  174. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  175. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  176. #else
  177. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
  178. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  179. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  180. #endif
  181. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  182. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  183. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  184. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  185. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  186. /* Serial Port - controlled on board with jumper J8
  187. * open - index 2
  188. * shorted - index 1
  189. */
  190. #define CONFIG_CONS_INDEX 1
  191. #define CONFIG_SYS_NS16550
  192. #define CONFIG_SYS_NS16550_SERIAL
  193. #define CONFIG_SYS_NS16550_REG_SIZE 1
  194. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  195. #define CONFIG_SYS_BAUDRATE_TABLE \
  196. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  197. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  198. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  199. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  200. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  201. /* Use the HUSH parser */
  202. #define CONFIG_SYS_HUSH_PARSER
  203. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  204. /* pass open firmware flat tree */
  205. #define CONFIG_OF_LIBFDT
  206. #define CONFIG_OF_BOARD_SETUP
  207. #define CONFIG_OF_STDOUT_VIA_ALIAS
  208. /* new uImage format support */
  209. #define CONFIG_FIT
  210. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  211. /* I2C */
  212. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  213. #define CONFIG_HARD_I2C /* I2C with hardware support */
  214. #define CONFIG_I2C_MULTI_BUS
  215. #define CONFIG_I2C_CMD_TREE
  216. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  217. #define CONFIG_SYS_I2C_SLAVE 0x7F
  218. #define CONFIG_SYS_I2C_OFFSET 0x118000
  219. #define CONFIG_SYS_I2C2_OFFSET 0x118100
  220. /*
  221. * RapidIO
  222. */
  223. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  224. #ifdef CONFIG_PHYS_64BIT
  225. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  226. #else
  227. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  228. #endif
  229. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  230. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  231. #ifdef CONFIG_PHYS_64BIT
  232. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  233. #else
  234. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  235. #endif
  236. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  237. /*
  238. * General PCI
  239. * Memory space is mapped 1-1, but I/O space must start from 0.
  240. */
  241. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  242. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  243. #ifdef CONFIG_PHYS_64BIT
  244. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  245. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  246. #else
  247. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  248. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  249. #endif
  250. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  251. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  252. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  253. #ifdef CONFIG_PHYS_64BIT
  254. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  255. #else
  256. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  257. #endif
  258. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  259. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  260. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  261. #ifdef CONFIG_PHYS_64BIT
  262. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  263. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  264. #else
  265. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  266. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  267. #endif
  268. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  269. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  270. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  271. #ifdef CONFIG_PHYS_64BIT
  272. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  273. #else
  274. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  275. #endif
  276. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  277. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  278. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xe0000000
  279. #ifdef CONFIG_PHYS_64BIT
  280. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  281. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  282. #else
  283. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  284. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  285. #endif
  286. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  287. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  288. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  289. #ifdef CONFIG_PHYS_64BIT
  290. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  291. #else
  292. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  293. #endif
  294. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  295. /* controller 4, Base address 203000 */
  296. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  297. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  298. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  299. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  300. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  301. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  302. /* Qman/Bman */
  303. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  304. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  305. #ifdef CONFIG_PHYS_64BIT
  306. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  307. #else
  308. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  309. #endif
  310. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  311. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  312. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  313. #ifdef CONFIG_PHYS_64BIT
  314. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  315. #else
  316. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  317. #endif
  318. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  319. #define CONFIG_SYS_DPAA_FMAN
  320. #define CONFIG_SYS_DPAA_PME
  321. /* Default address of microcode for the Linux Fman driver */
  322. #define CONFIG_SYS_FMAN_FW_ADDR 0xEF000000
  323. #ifdef CONFIG_PHYS_64BIT
  324. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS 0xFEF000000ULL
  325. #else
  326. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS CONFIG_SYS_FMAN_FW_ADDR
  327. #endif
  328. #ifdef CONFIG_SYS_DPAA_FMAN
  329. #define CONFIG_FMAN_ENET
  330. #endif
  331. #ifdef CONFIG_PCI
  332. /*PCIE video card used*/
  333. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
  334. /* video */
  335. #define CONFIG_VIDEO
  336. #ifdef CONFIG_VIDEO
  337. #define CONFIG_BIOSEMU
  338. #define CONFIG_CFB_CONSOLE
  339. #define CONFIG_VIDEO_SW_CURSOR
  340. #define CONFIG_VGA_AS_SINGLE_DEVICE
  341. #define CONFIG_ATI_RADEON_FB
  342. #define CONFIG_VIDEO_LOGO
  343. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  344. #endif
  345. #define CONFIG_NET_MULTI
  346. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  347. #define CONFIG_E1000
  348. #ifndef CONFIG_PCI_PNP
  349. #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
  350. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
  351. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  352. #endif
  353. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  354. #define CONFIG_DOS_PARTITION
  355. #endif /* CONFIG_PCI */
  356. /* SATA */
  357. #ifdef CONFIG_FSL_SATA_V2
  358. #define CONFIG_LIBATA
  359. #define CONFIG_FSL_SATA
  360. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  361. #define CONFIG_SATA1
  362. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  363. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  364. #define CONFIG_SATA2
  365. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  366. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  367. #define CONFIG_LBA48
  368. #define CONFIG_CMD_SATA
  369. #define CONFIG_DOS_PARTITION
  370. #define CONFIG_CMD_EXT2
  371. #endif
  372. #ifdef CONFIG_FMAN_ENET
  373. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
  374. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
  375. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
  376. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
  377. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
  378. #if (CONFIG_SYS_NUM_FMAN == 2)
  379. #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
  380. #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
  381. #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
  382. #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
  383. #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
  384. #endif
  385. #define CONFIG_SYS_TBIPA_VALUE 8
  386. #define CONFIG_MII /* MII PHY management */
  387. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  388. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  389. #endif
  390. /*
  391. * Environment
  392. */
  393. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  394. #define CONFIG_ENV_SIZE 0x2000
  395. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  396. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  397. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  398. /*
  399. * Command line configuration.
  400. */
  401. #include <config_cmd_default.h>
  402. #define CONFIG_CMD_ELF
  403. #define CONFIG_CMD_ERRATA
  404. #define CONFIG_CMD_IRQ
  405. #define CONFIG_CMD_I2C
  406. #define CONFIG_CMD_MII
  407. #define CONFIG_CMD_PING
  408. #define CONFIG_CMD_SETEXPR
  409. #define CONFIG_CMD_DHCP
  410. #ifdef CONFIG_PCI
  411. #define CONFIG_CMD_PCI
  412. #define CONFIG_CMD_NET
  413. #endif
  414. /*
  415. * USB
  416. */
  417. #define CONFIG_CMD_USB
  418. #define CONFIG_USB_STORAGE
  419. #define CONFIG_USB_EHCI
  420. #define CONFIG_USB_EHCI_FSL
  421. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  422. #define CONFIG_CMD_EXT2
  423. #define CONFIG_MMC
  424. #ifdef CONFIG_MMC
  425. #define CONFIG_FSL_ESDHC
  426. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  427. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  428. #define CONFIG_CMD_MMC
  429. #define CONFIG_GENERIC_MMC
  430. #define CONFIG_CMD_EXT2
  431. #define CONFIG_CMD_FAT
  432. #define CONFIG_DOS_PARTITION
  433. #endif
  434. /*
  435. * Miscellaneous configurable options
  436. */
  437. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  438. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  439. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  440. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  441. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  442. #ifdef CONFIG_CMD_KGDB
  443. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  444. #else
  445. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  446. #endif
  447. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  448. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  449. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  450. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  451. /*
  452. * For booting Linux, the board info and command line data
  453. * have to be in the first 16 MB of memory, since this is
  454. * the maximum mapped by the Linux kernel during initialization.
  455. */
  456. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
  457. #ifdef CONFIG_CMD_KGDB
  458. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  459. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  460. #endif
  461. /*
  462. * Environment Configuration
  463. */
  464. #define CONFIG_ROOTPATH /opt/nfsroot
  465. #define CONFIG_BOOTFILE uImage
  466. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  467. /* default location for tftp and bootm */
  468. #define CONFIG_LOADADDR 1000000
  469. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  470. #define CONFIG_BAUDRATE 115200
  471. #define CONFIG_EXTRA_ENV_SETTINGS \
  472. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  473. "bank_intlv=cs0_cs1\0" \
  474. "netdev=eth0\0" \
  475. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  476. "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \
  477. "tftpflash=tftpboot $loadaddr $uboot && " \
  478. "protect off $ubootaddr +$filesize && " \
  479. "erase $ubootaddr +$filesize && " \
  480. "cp.b $loadaddr $ubootaddr $filesize && " \
  481. "protect on $ubootaddr +$filesize && " \
  482. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  483. "consoledev=ttyS0\0" \
  484. "ramdiskaddr=2000000\0" \
  485. "ramdiskfile=p4080ds/ramdisk.uboot\0" \
  486. "fdtaddr=c00000\0" \
  487. "fdtfile=p4080ds/p4080ds.dtb\0" \
  488. "bdev=sda3\0" \
  489. "c=ffe\0" \
  490. "fman_ucode="MK_STR(CONFIG_SYS_FMAN_FW_ADDR_PHYS)"\0"
  491. #define CONFIG_HDBOOT \
  492. "setenv bootargs root=/dev/$bdev rw " \
  493. "console=$consoledev,$baudrate $othbootargs;" \
  494. "tftp $loadaddr $bootfile;" \
  495. "tftp $fdtaddr $fdtfile;" \
  496. "bootm $loadaddr - $fdtaddr"
  497. #define CONFIG_NFSBOOTCOMMAND \
  498. "setenv bootargs root=/dev/nfs rw " \
  499. "nfsroot=$serverip:$rootpath " \
  500. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  501. "console=$consoledev,$baudrate $othbootargs;" \
  502. "tftp $loadaddr $bootfile;" \
  503. "tftp $fdtaddr $fdtfile;" \
  504. "bootm $loadaddr - $fdtaddr"
  505. #define CONFIG_RAMBOOTCOMMAND \
  506. "setenv bootargs root=/dev/ram rw " \
  507. "console=$consoledev,$baudrate $othbootargs;" \
  508. "tftp $ramdiskaddr $ramdiskfile;" \
  509. "tftp $loadaddr $bootfile;" \
  510. "tftp $fdtaddr $fdtfile;" \
  511. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  512. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  513. #endif /* __CONFIG_H */