digsy_mtc.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2005-2007
  6. * Modified for InterControl digsyMTC MPC5200 board by
  7. * Frank Bodammer, GCD Hard- & Software GmbH,
  8. * frank.bodammer@gcd-solutions.de
  9. *
  10. * (C) Copyright 2009 Semihalf
  11. * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software\; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation\; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY\; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program\; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /*
  34. * High Level Configuration Options
  35. */
  36. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  37. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  38. #define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
  39. /*
  40. * Valid values for CONFIG_SYS_TEXT_BASE are:
  41. * 0xFFF00000 boot high (standard configuration)
  42. * 0xFE000000 boot low
  43. * 0x00100000 boot from RAM (for testing only)
  44. */
  45. #ifndef CONFIG_SYS_TEXT_BASE
  46. #define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
  47. #endif
  48. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000
  49. #define CONFIG_SYS_CACHELINE_SIZE 32
  50. /*
  51. * Serial console configuration
  52. */
  53. #define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
  54. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  55. #define CONFIG_SYS_BAUDRATE_TABLE \
  56. { 9600, 19200, 38400, 57600, 115200, 230400 }
  57. /*
  58. * PCI Mapping:
  59. * 0x40000000 - 0x4fffffff - PCI Memory
  60. * 0x50000000 - 0x50ffffff - PCI IO Space
  61. */
  62. #define CONFIG_PCI 1
  63. #define CONFIG_PCI_PNP 1
  64. #define CONFIG_PCI_SCAN_SHOW 1
  65. #define CONFIG_PCI_MEM_BUS 0x40000000
  66. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  67. #define CONFIG_PCI_MEM_SIZE 0x10000000
  68. #define CONFIG_PCI_IO_BUS 0x50000000
  69. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  70. #define CONFIG_PCI_IO_SIZE 0x01000000
  71. /*
  72. * Partitions
  73. */
  74. #define CONFIG_DOS_PARTITION
  75. #define CONFIG_BZIP2
  76. /*
  77. * Command line configuration.
  78. */
  79. #include <config_cmd_default.h>
  80. #define CONFIG_CMD_DFL
  81. #define CONFIG_CMD_CACHE
  82. #define CONFIG_CMD_DATE
  83. #define CONFIG_CMD_DHCP
  84. #define CONFIG_CMD_DIAG
  85. #define CONFIG_CMD_EEPROM
  86. #define CONFIG_CMD_ELF
  87. #define CONFIG_CMD_EXT2
  88. #define CONFIG_CMD_FAT
  89. #define CONFIG_CMD_I2C
  90. #define CONFIG_CMD_IDE
  91. #define CONFIG_CMD_IRQ
  92. #define CONFIG_CMD_MII
  93. #define CONFIG_CMD_PCI
  94. #define CONFIG_CMD_PING
  95. #define CONFIG_CMD_REGINFO
  96. #define CONFIG_CMD_SAVES
  97. #define CONFIG_CMD_SPI
  98. #define CONFIG_CMD_USB
  99. #if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
  100. #define CONFIG_SYS_LOWBOOT 1
  101. #endif
  102. /*
  103. * Autobooting
  104. */
  105. #define CONFIG_BOOTDELAY 1
  106. #undef CONFIG_BOOTARGS
  107. #define CONFIG_EXTRA_ENV_SETTINGS \
  108. "fw_image=digsyMPC.img\0" \
  109. "mtcb_start=mtc led diag orange; run mtcb_1\0" \
  110. "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; " \
  111. "do mtc led $x; done\0" \
  112. "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; " \
  113. "else run mtcb_fw; fi\0" \
  114. "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; " \
  115. "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0" \
  116. "mtcb_update=mtc led user1 orange;" \
  117. "while mtc key; do ; done; run mtcb_2;\0" \
  118. "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0" \
  119. "mtcb_usb1=if fatload usb 0 400000 script.img; " \
  120. "then run mtcb_doscript; else run mtcb_usb2; fi\0" \
  121. "mtcb_usb2=if fatload usb 0 400000 $fw_image; " \
  122. "then run mtcb_dousb; else run mtcb_ide; fi\0" \
  123. "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; " \
  124. "run mtcb_wait_flickr mtcb_ds_1;\0" \
  125. "mtcb_ds_1=if imi 400000; then mtc led usbbusy; " \
  126. "source 400000; else run mtcb_error; fi\0" \
  127. "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0" \
  128. "mtcb_du_1=if imi 400000; then run mtcb_du_2; " \
  129. "else run mtcb_error; fi\0" \
  130. "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; " \
  131. "run mtcb_checkfw\0" \
  132. "mtcb_checkfw=if imi ff000000; then run mtcb_success; " \
  133. "else run mtcb_error; fi\0" \
  134. "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
  135. "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0" \
  136. "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
  137. "mtcb_uledflckr=mtc led user1 orange 11\0" \
  138. "mtcb_error=mtc led user1 red\0" \
  139. "mtcb_clear=erase ff000000 ff0fffff\0" \
  140. "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0" \
  141. "mtcb_success=mtc led user1 green\0" \
  142. "mtcb_ide=if fatload ide 0 400000 $fw_image;" \
  143. "then run mtcb_doide; else run mtcb_error; fi\0" \
  144. "mtcb_doide=mtc led user2 green 1;" \
  145. "run mtcb_wait_flickr mtcb_di_1;\0" \
  146. "mtcb_di_1=if imi 400000; then run mtcb_di_2;" \
  147. "else run mtcb_error; fi\0" \
  148. "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0" \
  149. "ramdisk_num_sector=16\0" \
  150. "flash_base=ff000000\0" \
  151. "flashdisk_size=e00000\0" \
  152. "env_sector=fff60000\0" \
  153. "flashdisk_start=ff100000\0" \
  154. "load_cmd=tftp 400000 digsyMPC.img\0" \
  155. "clear_cmd=erase ff000000 ff0fffff\0" \
  156. "flash_cmd=cp.b 400000 ff000000 ${filesize}\0" \
  157. "update_cmd=run load_cmd; " \
  158. "iminfo 400000; " \
  159. "run clear_cmd flash_cmd; " \
  160. "iminfo ff000000\0" \
  161. "spi_driver=yes\0" \
  162. "spi_watchdog=no\0" \
  163. "ftps_start=yes\0" \
  164. "ftps_user1=admin\0" \
  165. "ftps_pass1=admin\0" \
  166. "ftps_base1=/\0" \
  167. "ftps_home1=/\0" \
  168. "plc_sio_srv=no\0" \
  169. "plc_sio_baud=57600\0" \
  170. "plc_sio_parity=no\0" \
  171. "plc_sio_stop=1\0" \
  172. "plc_sio_com=2\0" \
  173. "plc_eth_srv=yes\0" \
  174. "plc_eth_port=1200\0" \
  175. "plc_root=/ide/\0" \
  176. "diag_level=0\0" \
  177. "webvisu=no\0" \
  178. "plc_can1_routing=no\0" \
  179. "plc_can1_baudrate=250\0" \
  180. "plc_can2_routing=no\0" \
  181. "plc_can2_baudrate=250\0" \
  182. "plc_can3_routing=no\0" \
  183. "plc_can3_baudrate=250\0" \
  184. "plc_can4_routing=no\0" \
  185. "plc_can4_baudrate=250\0" \
  186. "netdev=eth0\0" \
  187. "console=ttyPSC0\0" \
  188. "kernel_addr_r=400000\0" \
  189. "fdt_addr_r=600000\0" \
  190. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  191. "nfsroot=${serverip}:${rootpath}\0" \
  192. "addip=setenv bootargs ${bootargs} " \
  193. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  194. "${netmask}:${hostname}:${netdev}:off panic=1\0" \
  195. "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
  196. "rootpath=/opt/eldk/ppc_6xx\0" \
  197. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  198. "tftp ${fdt_addr_r} ${fdt_file};" \
  199. "run nfsargs addip addcons;" \
  200. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  201. "load=tftp 200000 ${u-boot}\0" \
  202. "update=protect off FFF00000 +${filesize};" \
  203. "erase FFF00000 +${filesize};" \
  204. "cp.b 200000 FFF00000 ${filesize};" \
  205. "protect on FFF00000 +${filesize}\0" \
  206. ""
  207. #define CONFIG_BOOTCOMMAND "run mtcb_start"
  208. /*
  209. * SPI configuration
  210. */
  211. #define CONFIG_HARD_SPI 1
  212. #define CONFIG_MPC52XX_SPI 1
  213. /*
  214. * I2C configuration
  215. */
  216. #define CONFIG_HARD_I2C 1
  217. #define CONFIG_SYS_I2C_MODULE 1
  218. #define CONFIG_SYS_I2C_SPEED 100000
  219. #define CONFIG_SYS_I2C_SLAVE 0x7F
  220. /*
  221. * EEPROM configuration
  222. */
  223. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  224. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  225. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  226. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  227. /*
  228. * RTC configuration
  229. */
  230. #if defined(CONFIG_DIGSY_REV5)
  231. #define CONFIG_SYS_I2C_RTC_ADDR 0x56
  232. #define CONFIG_RTC_RV3029
  233. /* Enable 5k Ohm trickle charge resistor */
  234. #define CONFIG_SYS_RV3029_TCR 0x20
  235. #else
  236. #define CONFIG_RTC_DS1337
  237. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  238. #define CONFIG_SYS_DS1339_TCR_VAL 0xAB /* diode + 4k resistor */
  239. #endif
  240. /*
  241. * Flash configuration
  242. */
  243. #define CONFIG_SYS_FLASH_CFI 1
  244. #define CONFIG_FLASH_CFI_DRIVER 1
  245. #if defined(CONFIG_DIGSY_REV5)
  246. #define CONFIG_SYS_FLASH_BASE 0xFE000000
  247. #define CONFIG_SYS_FLASH_BASE_CS1 0xFC000000
  248. #define CONFIG_SYS_MAX_FLASH_BANKS 2
  249. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
  250. CONFIG_SYS_FLASH_BASE_CS1}
  251. #define CONFIG_SYS_UPDATE_FLASH_SIZE
  252. #define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
  253. #else
  254. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  255. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  256. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  257. #endif
  258. #define CONFIG_SYS_MAX_FLASH_SECT 256
  259. #define CONFIG_FLASH_16BIT
  260. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  261. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  262. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
  263. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  264. #define CONFIG_OF_LIBFDT 1
  265. #define CONFIG_OF_BOARD_SETUP 1
  266. #define OF_CPU "PowerPC,5200@0"
  267. #define OF_SOC "soc5200@f0000000"
  268. #define OF_TBCLK (bd->bi_busfreq / 4)
  269. #define CONFIG_BOARD_EARLY_INIT_R
  270. #define CONFIG_MISC_INIT_R
  271. /*
  272. * Environment settings
  273. */
  274. #define CONFIG_ENV_IS_IN_FLASH 1
  275. #if defined(CONFIG_LOWBOOT)
  276. #define CONFIG_ENV_ADDR 0xFF060000
  277. #else /* CONFIG_LOWBOOT */
  278. #define CONFIG_ENV_ADDR 0xFFF60000
  279. #endif /* CONFIG_LOWBOOT */
  280. #define CONFIG_ENV_SIZE 0x10000
  281. #define CONFIG_ENV_SECT_SIZE 0x20000
  282. #define CONFIG_ENV_OVERWRITE 1
  283. /*
  284. * Memory map
  285. */
  286. #define CONFIG_SYS_MBAR 0xF0000000
  287. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  288. #if !defined(CONFIG_SYS_LOWBOOT)
  289. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  290. #else
  291. #define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
  292. #endif
  293. /*
  294. * Use SRAM until RAM will be available
  295. */
  296. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  297. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  298. #define CONFIG_SYS_GBL_DATA_OFFSET \
  299. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  300. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  301. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  302. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  303. #define CONFIG_SYS_RAMBOOT 1
  304. #endif
  305. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  306. #define CONFIG_SYS_MALLOC_LEN (4096 << 10)
  307. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  308. /*
  309. * Ethernet configuration
  310. */
  311. #define CONFIG_MPC5xxx_FEC 1
  312. #define CONFIG_MPC5xxx_FEC_MII100
  313. #define CONFIG_PHY_ADDR 0x00
  314. #define CONFIG_PHY_RESET_DELAY 1000
  315. #define CONFIG_NETCONSOLE /* include NetConsole support */
  316. /*
  317. * GPIO configuration
  318. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
  319. * Bit 0 (mask 0x80000000) : 0x1
  320. * SPI on Tmr2/3/4/5 pins
  321. * Bit 2:3 (mask 0x30000000) : 0x2
  322. * ATA cs0/1 on csb_4/5
  323. * Bit 6:7 (mask 0x03000000) : 0x2
  324. * Ethernet 100Mbit with MD
  325. * Bits 12:15 (mask 0x000f0000): 0x5
  326. * USB - Two UARTs
  327. * Bits 18:19 (mask 0x00003000) : 0x2
  328. * PSC3 - USB2 on PSC3
  329. * Bits 20:23 (mask 0x00000f00) : 0x1
  330. * PSC2 - CAN1&2 on PSC2 pins
  331. * Bits 25:27 (mask 0x00000070) : 0x1
  332. * PSC1 - AC97 functionality
  333. * Bits 29:31 (mask 0x00000007) : 0x2
  334. */
  335. #define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
  336. /*
  337. * Miscellaneous configurable options
  338. */
  339. #define CONFIG_SYS_LONGHELP
  340. #define CONFIG_AUTO_COMPLETE 1
  341. #define CONFIG_CMDLINE_EDITING 1
  342. #define CONFIG_SYS_PROMPT "=> "
  343. #define CONFIG_SYS_HUSH_PARSER
  344. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  345. #define CONFIG_AUTOBOOT_KEYED
  346. #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay
  347. #define CONFIG_AUTOBOOT_DELAY_STR " "
  348. #define CONFIG_LOOPW 1
  349. #define CONFIG_MX_CYCLIC 1
  350. #define CONFIG_ZERO_BOOTDELAY_CHECK
  351. #define CONFIG_SYS_CBSIZE 1024
  352. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  353. #define CONFIG_SYS_MAXARGS 32
  354. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  355. #define CONFIG_SYS_ALT_MEMTEST
  356. #define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
  357. #define CONFIG_SYS_MEMTEST_START 0x00010000
  358. #define CONFIG_SYS_MEMTEST_END 0x019fffff
  359. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  360. #define CONFIG_SYS_HZ 1000
  361. /*
  362. * Various low-level settings
  363. */
  364. #define CONFIG_SYS_SDRAM_CS1 1
  365. #define CONFIG_SYS_XLB_PIPELINING 1
  366. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  367. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  368. #if defined(CONFIG_SYS_LOWBOOT)
  369. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  370. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  371. #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
  372. #endif
  373. #define CONFIG_SYS_CS4_START 0x60000000
  374. #define CONFIG_SYS_CS4_SIZE 0x1000
  375. #define CONFIG_SYS_CS4_CFG 0x0008FC00
  376. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  377. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  378. #define CONFIG_SYS_CS0_CFG 0x0002DD00
  379. #if defined(CONFIG_DIGSY_REV5)
  380. #define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE_CS1
  381. #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
  382. #define CONFIG_SYS_CS1_CFG 0x0002DD00
  383. #endif
  384. #define CONFIG_SYS_CS_BURST 0x00000000
  385. #define CONFIG_SYS_CS_DEADCYCLE 0x11111111
  386. #if !defined(CONFIG_SYS_LOWBOOT)
  387. #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
  388. #else
  389. #define CONFIG_SYS_RESET_ADDRESS 0xff000100
  390. #endif
  391. /*
  392. * USB
  393. */
  394. #define CONFIG_USB_OHCI_NEW
  395. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  396. #define CONFIG_USB_STORAGE
  397. #define CONFIG_USB_CLOCK 0x00013333
  398. #define CONFIG_USB_CONFIG 0x00002000
  399. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  400. #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
  401. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
  402. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  403. /*
  404. * IDE/ATA
  405. */
  406. #define CONFIG_IDE_RESET
  407. #define CONFIG_IDE_PREINIT
  408. #define CONFIG_SYS_ATA_CS_ON_I2C2
  409. #define CONFIG_SYS_IDE_MAXBUS 1
  410. #define CONFIG_SYS_IDE_MAXDEVICE 1
  411. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  412. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  413. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  414. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  415. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  416. #define CONFIG_SYS_ATA_STRIDE 4
  417. #define CONFIG_ATAPI 1
  418. #define CONFIG_LBA48 1
  419. #endif /* __CONFIG_H */