vision2.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779
  1. /*
  2. * (C) Copyright 2010
  3. * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/io.h>
  27. #include <asm/arch/imx-regs.h>
  28. #include <asm/arch/mx5x_pins.h>
  29. #include <asm/arch/crm_regs.h>
  30. #include <asm/arch/iomux.h>
  31. #include <mxc_gpio.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <asm/errno.h>
  34. #include <i2c.h>
  35. #include <mmc.h>
  36. #include <fsl_esdhc.h>
  37. #include <fsl_pmic.h>
  38. #include <mc13892.h>
  39. #include <linux/fb.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. static u32 system_rev;
  42. extern int mx51_fb_init(struct fb_videomode *mode);
  43. #ifdef CONFIG_HW_WATCHDOG
  44. #include <watchdog.h>
  45. static struct fb_videomode nec_nl6448bc26_09c = {
  46. "NEC_NL6448BC26-09C",
  47. 60, /* Refresh */
  48. 640, /* xres */
  49. 480, /* yres */
  50. 37650, /* pixclock = 26.56Mhz */
  51. 48, /* left margin */
  52. 16, /* right margin */
  53. 31, /* upper margin */
  54. 12, /* lower margin */
  55. 96, /* hsync-len */
  56. 2, /* vsync-len */
  57. 0, /* sync */
  58. FB_VMODE_NONINTERLACED, /* vmode */
  59. 0, /* flag */
  60. };
  61. void hw_watchdog_reset(void)
  62. {
  63. int val;
  64. /* toggle watchdog trigger pin */
  65. val = mxc_gpio_get(66);
  66. val = val ? 0 : 1;
  67. mxc_gpio_set(66, val);
  68. }
  69. #endif
  70. static void init_drive_strength(void)
  71. {
  72. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_DDR_INPUT_CMOS);
  73. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEADDR, PAD_CTL_PKE_ENABLE);
  74. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPKS, PAD_CTL_PUE_KEEPER);
  75. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPUS, PAD_CTL_100K_PU);
  76. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_A1, PAD_CTL_SRE_FAST);
  77. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A0, PAD_CTL_DRV_HIGH);
  78. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A1, PAD_CTL_DRV_HIGH);
  79. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_RAS,
  80. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  81. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CAS,
  82. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  83. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_PKE_ENABLE);
  84. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPKS, PAD_CTL_PUE_KEEPER);
  85. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR0, PAD_CTL_HYS_NONE);
  86. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR1, PAD_CTL_HYS_NONE);
  87. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR2, PAD_CTL_HYS_NONE);
  88. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR3, PAD_CTL_HYS_NONE);
  89. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B0, PAD_CTL_SRE_FAST);
  90. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B1, PAD_CTL_SRE_FAST);
  91. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B2, PAD_CTL_SRE_FAST);
  92. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B4, PAD_CTL_SRE_FAST);
  93. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPUS, PAD_CTL_100K_PU);
  94. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_INMODE1, PAD_CTL_DDR_INPUT_CMOS);
  95. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B0, PAD_CTL_DRV_MEDIUM);
  96. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B1, PAD_CTL_DRV_MEDIUM);
  97. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B2, PAD_CTL_DRV_MEDIUM);
  98. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B4, PAD_CTL_DRV_MEDIUM);
  99. /* Setting pad options */
  100. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDWE,
  101. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  102. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  103. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE0,
  104. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  105. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  106. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE1,
  107. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  108. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  109. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCLK,
  110. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  111. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  112. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS0,
  113. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  114. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  115. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS1,
  116. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  117. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  118. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS2,
  119. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  120. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  121. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS3,
  122. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  123. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  124. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS0,
  125. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  126. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  127. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS1,
  128. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  129. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  130. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM0,
  131. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  132. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  133. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM1,
  134. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  135. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  136. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM2,
  137. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  138. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  139. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM3,
  140. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  141. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  142. }
  143. u32 get_board_rev(void)
  144. {
  145. system_rev = get_cpu_rev();
  146. return system_rev;
  147. }
  148. int dram_init(void)
  149. {
  150. #ifdef CONFIG_SYS_ARM_WITHOUT_RELOC
  151. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  152. gd->bd->bi_dram[0].size = get_ram_size((long *)PHYS_SDRAM_1,
  153. PHYS_SDRAM_1_SIZE);
  154. #if (CONFIG_NR_DRAM_BANKS > 1)
  155. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  156. gd->bd->bi_dram[1].size = get_ram_size((long *)PHYS_SDRAM_2,
  157. PHYS_SDRAM_2_SIZE);
  158. #endif
  159. #else
  160. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
  161. PHYS_SDRAM_1_SIZE);
  162. #endif
  163. return 0;
  164. }
  165. static void setup_weim(void)
  166. {
  167. struct weim *pweim = (struct weim *)WEIM_BASE_ADDR;
  168. pweim->csgcr1 = 0x004100b9;
  169. pweim->csgcr2 = 0x00000001;
  170. pweim->csrcr1 = 0x0a018000;
  171. pweim->csrcr2 = 0;
  172. pweim->cswcr1 = 0x0704a240;
  173. }
  174. static void setup_uart(void)
  175. {
  176. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  177. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST;
  178. /* console RX on Pin EIM_D25 */
  179. mxc_request_iomux(MX51_PIN_EIM_D25, IOMUX_CONFIG_ALT3);
  180. mxc_iomux_set_pad(MX51_PIN_EIM_D25, pad);
  181. /* console TX on Pin EIM_D26 */
  182. mxc_request_iomux(MX51_PIN_EIM_D26, IOMUX_CONFIG_ALT3);
  183. mxc_iomux_set_pad(MX51_PIN_EIM_D26, pad);
  184. }
  185. #ifdef CONFIG_MXC_SPI
  186. void spi_io_init(void)
  187. {
  188. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  189. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  190. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI,
  191. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  192. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  193. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  194. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO,
  195. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  196. /* 000: Select mux mode: ALT0 mux port: SS0 of instance: ecspi1. */
  197. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  198. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0,
  199. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  200. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  201. /*
  202. * SS1 will be used as GPIO because of uninterrupted
  203. * long SPI transmissions (GPIO4_25)
  204. */
  205. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  206. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1,
  207. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  208. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  209. /* 000: Select mux mode: ALT0 mux port: SS2 of instance: ecspi1. */
  210. mxc_request_iomux(MX51_PIN_DI1_PIN11, IOMUX_CONFIG_ALT7);
  211. mxc_iomux_set_pad(MX51_PIN_DI1_PIN11,
  212. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  213. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  214. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  215. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  216. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK,
  217. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  218. }
  219. static void reset_peripherals(int reset)
  220. {
  221. if (reset) {
  222. /* reset_n is on NANDF_D15 */
  223. mxc_gpio_set(89, 0);
  224. mxc_gpio_direction(89, MXC_GPIO_DIRECTION_OUT);
  225. #ifdef CONFIG_VISION2_HW_1_0
  226. /*
  227. * set FEC Configuration lines
  228. * set levels of FEC config lines
  229. */
  230. mxc_gpio_set(75, 0);
  231. mxc_gpio_set(74, 1);
  232. mxc_gpio_set(95, 1);
  233. mxc_gpio_direction(75, MXC_GPIO_DIRECTION_OUT);
  234. mxc_gpio_direction(74, MXC_GPIO_DIRECTION_OUT);
  235. mxc_gpio_direction(95, MXC_GPIO_DIRECTION_OUT);
  236. /* set direction of FEC config lines */
  237. mxc_gpio_set(59, 0);
  238. mxc_gpio_set(60, 0);
  239. mxc_gpio_set(61, 0);
  240. mxc_gpio_set(55, 1);
  241. mxc_gpio_direction(59, MXC_GPIO_DIRECTION_OUT);
  242. mxc_gpio_direction(60, MXC_GPIO_DIRECTION_OUT);
  243. mxc_gpio_direction(61, MXC_GPIO_DIRECTION_OUT);
  244. mxc_gpio_direction(55, MXC_GPIO_DIRECTION_OUT);
  245. /* FEC_RXD1 - sel GPIO (2-23) for configuration -> 1 */
  246. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT1);
  247. /* FEC_RXD2 - sel GPIO (2-27) for configuration -> 0 */
  248. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT1);
  249. /* FEC_RXD3 - sel GPIO (2-28) for configuration -> 0 */
  250. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT1);
  251. /* FEC_RXER - sel GPIO (2-29) for configuration -> 0 */
  252. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT1);
  253. /* FEC_COL - sel GPIO (3-10) for configuration -> 1 */
  254. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT3);
  255. /* FEC_RCLK - sel GPIO (3-11) for configuration -> 0 */
  256. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT3);
  257. /* FEC_RXD0 - sel GPIO (3-31) for configuration -> 1 */
  258. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT3);
  259. #endif
  260. /*
  261. * activate reset_n pin
  262. * Select mux mode: ALT3 mux port: NAND D15
  263. */
  264. mxc_request_iomux(MX51_PIN_NANDF_D15, IOMUX_CONFIG_ALT3);
  265. mxc_iomux_set_pad(MX51_PIN_NANDF_D15,
  266. PAD_CTL_DRV_VOT_HIGH | PAD_CTL_DRV_MAX);
  267. } else {
  268. /* set FEC Control lines */
  269. mxc_gpio_direction(89, MXC_GPIO_DIRECTION_IN);
  270. udelay(500);
  271. #ifdef CONFIG_VISION2_HW_1_0
  272. /* FEC RDATA[3] */
  273. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  274. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  275. /* FEC RDATA[2] */
  276. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  277. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  278. /* FEC RDATA[1] */
  279. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  280. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  281. /* FEC RDATA[0] */
  282. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  283. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  284. /* FEC RX_CLK */
  285. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  286. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  287. /* FEC RX_ER */
  288. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  289. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  290. /* FEC COL */
  291. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  292. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  293. #endif
  294. }
  295. }
  296. static void power_init_mx51(void)
  297. {
  298. unsigned int val;
  299. /* Write needed to Power Gate 2 register */
  300. val = pmic_reg_read(REG_POWER_MISC);
  301. /* enable VCAM with 2.775V to enable read from PMIC */
  302. val = VCAMCONFIG | VCAMEN;
  303. pmic_reg_write(REG_MODE_1, val);
  304. /*
  305. * Set switchers in Auto in NORMAL mode & STANDBY mode
  306. * Setup the switcher mode for SW1 & SW2
  307. */
  308. val = pmic_reg_read(REG_SW_4);
  309. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  310. (SWMODE_MASK << SWMODE2_SHIFT)));
  311. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  312. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  313. pmic_reg_write(REG_SW_4, val);
  314. /* Setup the switcher mode for SW3 & SW4 */
  315. val = pmic_reg_read(REG_SW_5);
  316. val &= ~((SWMODE_MASK << SWMODE4_SHIFT) |
  317. (SWMODE_MASK << SWMODE3_SHIFT));
  318. val |= (SWMODE_AUTO_AUTO << SWMODE4_SHIFT) |
  319. (SWMODE_AUTO_AUTO << SWMODE3_SHIFT);
  320. pmic_reg_write(REG_SW_5, val);
  321. /* Set VGEN3 to 1.8V, VCAM to 3.0V */
  322. val = pmic_reg_read(REG_SETTING_0);
  323. val &= ~(VCAM_MASK | VGEN3_MASK);
  324. val |= VCAM_3_0;
  325. pmic_reg_write(REG_SETTING_0, val);
  326. /* Set VVIDEO to 2.775V, VAUDIO to 3V0, VSD to 1.8V */
  327. val = pmic_reg_read(REG_SETTING_1);
  328. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  329. val |= VVIDEO_2_775 | VAUDIO_3_0 | VSD_1_8;
  330. pmic_reg_write(REG_SETTING_1, val);
  331. /* Configure VGEN3 and VCAM regulators to use external PNP */
  332. val = VGEN3CONFIG | VCAMCONFIG;
  333. pmic_reg_write(REG_MODE_1, val);
  334. udelay(200);
  335. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  336. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  337. VVIDEOEN | VAUDIOEN | VSDEN;
  338. pmic_reg_write(REG_MODE_1, val);
  339. val = pmic_reg_read(REG_POWER_CTL2);
  340. val |= WDIRESET;
  341. pmic_reg_write(REG_POWER_CTL2, val);
  342. udelay(2500);
  343. }
  344. #endif
  345. static void setup_gpios(void)
  346. {
  347. unsigned int i;
  348. /* CAM_SUP_DISn, GPIO1_7 */
  349. mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0);
  350. mxc_iomux_set_pad(MX51_PIN_GPIO1_7, 0x82);
  351. /* DAB Display EN, GPIO3_1 */
  352. mxc_request_iomux(MX51_PIN_DI1_PIN12, IOMUX_CONFIG_ALT4);
  353. mxc_iomux_set_pad(MX51_PIN_DI1_PIN12, 0x82);
  354. /* WDOG_TRIGGER, GPIO3_2 */
  355. mxc_request_iomux(MX51_PIN_DI1_PIN13, IOMUX_CONFIG_ALT4);
  356. mxc_iomux_set_pad(MX51_PIN_DI1_PIN13, 0x82);
  357. /* Now we need to trigger the watchdog */
  358. WATCHDOG_RESET();
  359. /* Display2 TxEN, GPIO3_3 */
  360. mxc_request_iomux(MX51_PIN_DI1_D0_CS, IOMUX_CONFIG_ALT4);
  361. mxc_iomux_set_pad(MX51_PIN_DI1_D0_CS, 0x82);
  362. /* DAB Light EN, GPIO3_4 */
  363. mxc_request_iomux(MX51_PIN_DI1_D1_CS, IOMUX_CONFIG_ALT4);
  364. mxc_iomux_set_pad(MX51_PIN_DI1_D1_CS, 0x82);
  365. /* AUDIO_MUTE, GPIO3_5 */
  366. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIN, IOMUX_CONFIG_ALT4);
  367. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIN, 0x82);
  368. /* SPARE_OUT, GPIO3_6 */
  369. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIO, IOMUX_CONFIG_ALT4);
  370. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIO, 0x82);
  371. /* BEEPER_EN, GPIO3_26 */
  372. mxc_request_iomux(MX51_PIN_NANDF_D14, IOMUX_CONFIG_ALT3);
  373. mxc_iomux_set_pad(MX51_PIN_NANDF_D14, 0x82);
  374. /* POWER_OFF, GPIO3_27 */
  375. mxc_request_iomux(MX51_PIN_NANDF_D13, IOMUX_CONFIG_ALT3);
  376. mxc_iomux_set_pad(MX51_PIN_NANDF_D13, 0x82);
  377. /* FRAM_WE, GPIO3_30 */
  378. mxc_request_iomux(MX51_PIN_NANDF_D10, IOMUX_CONFIG_ALT3);
  379. mxc_iomux_set_pad(MX51_PIN_NANDF_D10, 0x82);
  380. /* EXPANSION_EN, GPIO4_26 */
  381. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT3);
  382. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x82);
  383. /* PWM Output GPIO1_2 */
  384. mxc_request_iomux(MX51_PIN_GPIO1_2, IOMUX_CONFIG_ALT1);
  385. /*
  386. * Set GPIO1_4 to high and output; it is used to reset
  387. * the system on reboot
  388. */
  389. mxc_gpio_set(4, 1);
  390. mxc_gpio_direction(4, MXC_GPIO_DIRECTION_OUT);
  391. mxc_gpio_set(7, 0);
  392. mxc_gpio_direction(7, MXC_GPIO_DIRECTION_OUT);
  393. for (i = 65; i < 71; i++) {
  394. mxc_gpio_set(i, 0);
  395. mxc_gpio_direction(i, MXC_GPIO_DIRECTION_OUT);
  396. }
  397. mxc_gpio_set(94, 0);
  398. mxc_gpio_direction(94, MXC_GPIO_DIRECTION_OUT);
  399. /* Set POWER_OFF high */
  400. mxc_gpio_set(91, 1);
  401. mxc_gpio_direction(91, MXC_GPIO_DIRECTION_OUT);
  402. mxc_gpio_set(90, 0);
  403. mxc_gpio_direction(90, MXC_GPIO_DIRECTION_OUT);
  404. mxc_gpio_set(122, 0);
  405. mxc_gpio_direction(122, MXC_GPIO_DIRECTION_OUT);
  406. mxc_gpio_set(121, 1);
  407. mxc_gpio_direction(121, MXC_GPIO_DIRECTION_OUT);
  408. WATCHDOG_RESET();
  409. }
  410. static void setup_fec(void)
  411. {
  412. /*FEC_MDIO*/
  413. mxc_request_iomux(MX51_PIN_EIM_EB2, IOMUX_CONFIG_ALT3);
  414. mxc_iomux_set_pad(MX51_PIN_EIM_EB2, 0x1FD);
  415. /*FEC_MDC*/
  416. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  417. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  418. /* FEC RDATA[3] */
  419. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  420. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  421. /* FEC RDATA[2] */
  422. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  423. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  424. /* FEC RDATA[1] */
  425. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  426. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  427. /* FEC RDATA[0] */
  428. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  429. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  430. /* FEC TDATA[3] */
  431. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  432. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  433. /* FEC TDATA[2] */
  434. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  435. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  436. /* FEC TDATA[1] */
  437. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  438. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  439. /* FEC TDATA[0] */
  440. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  441. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  442. /* FEC TX_EN */
  443. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  444. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  445. /* FEC TX_ER */
  446. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  447. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  448. /* FEC TX_CLK */
  449. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  450. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  451. /* FEC TX_COL */
  452. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  453. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  454. /* FEC RX_CLK */
  455. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  456. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  457. /* FEC RX_CRS */
  458. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  459. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  460. /* FEC RX_ER */
  461. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  462. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  463. /* FEC RX_DV */
  464. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  465. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  466. }
  467. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  468. {MMC_SDHC1_BASE_ADDR, 1},
  469. };
  470. int get_mmc_getcd(u8 *cd, struct mmc *mmc)
  471. {
  472. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  473. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  474. *cd = mxc_gpio_get(0);
  475. else
  476. *cd = 0;
  477. return 0;
  478. }
  479. #ifdef CONFIG_FSL_ESDHC
  480. int board_mmc_init(bd_t *bis)
  481. {
  482. mxc_request_iomux(MX51_PIN_SD1_CMD,
  483. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  484. mxc_request_iomux(MX51_PIN_SD1_CLK,
  485. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  486. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  487. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  488. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  489. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  490. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  491. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  492. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  493. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  494. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  495. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  496. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  497. PAD_CTL_PUE_PULL |
  498. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  499. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  500. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  501. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  502. PAD_CTL_PUE_PULL |
  503. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  504. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  505. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  506. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  507. PAD_CTL_PUE_PULL |
  508. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  509. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  510. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  511. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  512. PAD_CTL_PUE_PULL |
  513. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  514. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  515. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  516. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  517. PAD_CTL_PUE_PULL |
  518. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  519. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  520. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  521. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  522. PAD_CTL_PUE_PULL |
  523. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  524. mxc_request_iomux(MX51_PIN_GPIO1_0,
  525. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  526. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  527. PAD_CTL_HYS_ENABLE);
  528. mxc_request_iomux(MX51_PIN_GPIO1_1,
  529. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  530. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  531. PAD_CTL_HYS_ENABLE);
  532. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  533. }
  534. #endif
  535. int board_early_init_f(void)
  536. {
  537. init_drive_strength();
  538. /* Setup debug led */
  539. mxc_gpio_set(6, 0);
  540. mxc_gpio_direction(6, MXC_GPIO_DIRECTION_OUT);
  541. mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
  542. mxc_iomux_set_pad(MX51_PIN_GPIO1_6, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  543. /* wait a little while to give the pll time to settle */
  544. sdelay(100000);
  545. setup_weim();
  546. setup_uart();
  547. setup_fec();
  548. setup_gpios();
  549. spi_io_init();
  550. return 0;
  551. }
  552. static void backlight(int on)
  553. {
  554. if (on) {
  555. mxc_gpio_set(65, 1);
  556. udelay(10000);
  557. mxc_gpio_set(68, 1);
  558. } else {
  559. mxc_gpio_set(65, 0);
  560. mxc_gpio_set(68, 0);
  561. }
  562. }
  563. void lcd_enable(void)
  564. {
  565. int ret;
  566. mxc_request_iomux(MX51_PIN_DI1_PIN2, IOMUX_CONFIG_ALT0);
  567. mxc_request_iomux(MX51_PIN_DI1_PIN3, IOMUX_CONFIG_ALT0);
  568. mxc_gpio_set(2, 1);
  569. mxc_request_iomux(MX51_PIN_GPIO1_2, IOMUX_CONFIG_ALT0);
  570. ret = mx51_fb_init(&nec_nl6448bc26_09c);
  571. if (ret)
  572. puts("LCD cannot be configured\n");
  573. }
  574. int board_init(void)
  575. {
  576. #ifdef CONFIG_SYS_ARM_WITHOUT_RELOC
  577. board_early_init_f();
  578. #endif
  579. gd->bd->bi_arch_number = MACH_TYPE_TTC_VISION2; /* board id for linux */
  580. /* address of boot parameters */
  581. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  582. return 0;
  583. }
  584. int board_late_init(void)
  585. {
  586. power_init_mx51();
  587. reset_peripherals(1);
  588. udelay(2000);
  589. reset_peripherals(0);
  590. udelay(2000);
  591. /* Early revisions require a second reset */
  592. #ifdef CONFIG_VISION2_HW_1_0
  593. reset_peripherals(1);
  594. udelay(2000);
  595. reset_peripherals(0);
  596. udelay(2000);
  597. #endif
  598. return 0;
  599. }
  600. int checkboard(void)
  601. {
  602. u32 system_rev = get_cpu_rev();
  603. u32 cause;
  604. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  605. puts("Board: TTControl Vision II CPU V");
  606. switch (system_rev & 0xff) {
  607. case CHIP_REV_3_0:
  608. puts("3.0 [");
  609. break;
  610. case CHIP_REV_2_5:
  611. puts("2.5 [");
  612. break;
  613. case CHIP_REV_2_0:
  614. puts("2.0 [");
  615. break;
  616. case CHIP_REV_1_1:
  617. puts("1.1 [");
  618. break;
  619. case CHIP_REV_1_0:
  620. default:
  621. puts("1.0 [");
  622. break;
  623. }
  624. cause = src_regs->srsr;
  625. switch (cause) {
  626. case 0x0001:
  627. puts("POR");
  628. break;
  629. case 0x0009:
  630. puts("RST");
  631. break;
  632. case 0x0010:
  633. case 0x0011:
  634. puts("WDOG");
  635. break;
  636. default:
  637. printf("unknown 0x%x", cause);
  638. }
  639. puts("]\n");
  640. return 0;
  641. }
  642. int do_vision_lcd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  643. {
  644. int on;
  645. if (argc < 2)
  646. return cmd_usage(cmdtp);
  647. on = (strcmp(argv[1], "on") == 0);
  648. backlight(on);
  649. return 0;
  650. }
  651. U_BOOT_CMD(
  652. lcdbl, CONFIG_SYS_MAXARGS, 1, do_vision_lcd,
  653. "Vision2 Backlight",
  654. "lcdbl [on|off]\n"
  655. );