fec.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * This file is based on mpc4200fec.c,
  6. * (C) Copyright Motorola, Inc., 2000
  7. */
  8. #include <common.h>
  9. #include <mpc5xxx.h>
  10. #include <malloc.h>
  11. #include <net.h>
  12. #include <miiphy.h>
  13. #include "sdma.h"
  14. #include "fec.h"
  15. DECLARE_GLOBAL_DATA_PTR;
  16. /* #define DEBUG 0x28 */
  17. #if (CONFIG_COMMANDS & CFG_CMD_NET) && defined(CONFIG_NET_MULTI) && \
  18. defined(CONFIG_MPC5xxx_FEC)
  19. #if !(defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII))
  20. #error "CONFIG_MII has to be defined!"
  21. #endif
  22. #if (DEBUG & 0x60)
  23. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  24. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  25. #endif /* DEBUG */
  26. #if (DEBUG & 0x40)
  27. static uint32 local_crc32(char *string, unsigned int crc_value, int len);
  28. #endif
  29. typedef struct {
  30. uint8 data[1500]; /* actual data */
  31. int length; /* actual length */
  32. int used; /* buffer in use or not */
  33. uint8 head[16]; /* MAC header(6 + 6 + 2) + 2(aligned) */
  34. } NBUF;
  35. int fec5xxx_miiphy_read(char *devname, uint8 phyAddr, uint8 regAddr, uint16 * retVal);
  36. int fec5xxx_miiphy_write(char *devname, uint8 phyAddr, uint8 regAddr, uint16 data);
  37. /********************************************************************/
  38. #if (DEBUG & 0x2)
  39. static void mpc5xxx_fec_phydump (char *devname)
  40. {
  41. uint16 phyStatus, i;
  42. uint8 phyAddr = CONFIG_PHY_ADDR;
  43. uint8 reg_mask[] = {
  44. #if CONFIG_PHY_TYPE == 0x79c874 /* AMD Am79C874 */
  45. /* regs to print: 0...7, 16...19, 21, 23, 24 */
  46. 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0,
  47. 1, 1, 1, 1, 0, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  48. #else
  49. /* regs to print: 0...8, 16...20 */
  50. 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  51. 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  52. #endif
  53. };
  54. for (i = 0; i < 32; i++) {
  55. if (reg_mask[i]) {
  56. miiphy_read(devname, phyAddr, i, &phyStatus);
  57. printf("Mii reg %d: 0x%04x\n", i, phyStatus);
  58. }
  59. }
  60. }
  61. #endif
  62. /********************************************************************/
  63. static int mpc5xxx_fec_rbd_init(mpc5xxx_fec_priv *fec)
  64. {
  65. int ix;
  66. char *data;
  67. static int once = 0;
  68. for (ix = 0; ix < FEC_RBD_NUM; ix++) {
  69. if (!once) {
  70. data = (char *)malloc(FEC_MAX_PKT_SIZE);
  71. if (data == NULL) {
  72. printf ("RBD INIT FAILED\n");
  73. return -1;
  74. }
  75. fec->rbdBase[ix].dataPointer = (uint32)data;
  76. }
  77. fec->rbdBase[ix].status = FEC_RBD_EMPTY;
  78. fec->rbdBase[ix].dataLength = 0;
  79. }
  80. once ++;
  81. /*
  82. * have the last RBD to close the ring
  83. */
  84. fec->rbdBase[ix - 1].status |= FEC_RBD_WRAP;
  85. fec->rbdIndex = 0;
  86. return 0;
  87. }
  88. /********************************************************************/
  89. static void mpc5xxx_fec_tbd_init(mpc5xxx_fec_priv *fec)
  90. {
  91. int ix;
  92. for (ix = 0; ix < FEC_TBD_NUM; ix++) {
  93. fec->tbdBase[ix].status = 0;
  94. }
  95. /*
  96. * Have the last TBD to close the ring
  97. */
  98. fec->tbdBase[ix - 1].status |= FEC_TBD_WRAP;
  99. /*
  100. * Initialize some indices
  101. */
  102. fec->tbdIndex = 0;
  103. fec->usedTbdIndex = 0;
  104. fec->cleanTbdNum = FEC_TBD_NUM;
  105. }
  106. /********************************************************************/
  107. static void mpc5xxx_fec_rbd_clean(mpc5xxx_fec_priv *fec, volatile FEC_RBD * pRbd)
  108. {
  109. /*
  110. * Reset buffer descriptor as empty
  111. */
  112. if ((fec->rbdIndex) == (FEC_RBD_NUM - 1))
  113. pRbd->status = (FEC_RBD_WRAP | FEC_RBD_EMPTY);
  114. else
  115. pRbd->status = FEC_RBD_EMPTY;
  116. pRbd->dataLength = 0;
  117. /*
  118. * Now, we have an empty RxBD, restart the SmartDMA receive task
  119. */
  120. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  121. /*
  122. * Increment BD count
  123. */
  124. fec->rbdIndex = (fec->rbdIndex + 1) % FEC_RBD_NUM;
  125. }
  126. /********************************************************************/
  127. static void mpc5xxx_fec_tbd_scrub(mpc5xxx_fec_priv *fec)
  128. {
  129. volatile FEC_TBD *pUsedTbd;
  130. #if (DEBUG & 0x1)
  131. printf ("tbd_scrub: fec->cleanTbdNum = %d, fec->usedTbdIndex = %d\n",
  132. fec->cleanTbdNum, fec->usedTbdIndex);
  133. #endif
  134. /*
  135. * process all the consumed TBDs
  136. */
  137. while (fec->cleanTbdNum < FEC_TBD_NUM) {
  138. pUsedTbd = &fec->tbdBase[fec->usedTbdIndex];
  139. if (pUsedTbd->status & FEC_TBD_READY) {
  140. #if (DEBUG & 0x20)
  141. printf("Cannot clean TBD %d, in use\n", fec->cleanTbdNum);
  142. #endif
  143. return;
  144. }
  145. /*
  146. * clean this buffer descriptor
  147. */
  148. if (fec->usedTbdIndex == (FEC_TBD_NUM - 1))
  149. pUsedTbd->status = FEC_TBD_WRAP;
  150. else
  151. pUsedTbd->status = 0;
  152. /*
  153. * update some indeces for a correct handling of the TBD ring
  154. */
  155. fec->cleanTbdNum++;
  156. fec->usedTbdIndex = (fec->usedTbdIndex + 1) % FEC_TBD_NUM;
  157. }
  158. }
  159. /********************************************************************/
  160. static void mpc5xxx_fec_set_hwaddr(mpc5xxx_fec_priv *fec, char *mac)
  161. {
  162. uint8 currByte; /* byte for which to compute the CRC */
  163. int byte; /* loop - counter */
  164. int bit; /* loop - counter */
  165. uint32 crc = 0xffffffff; /* initial value */
  166. /*
  167. * The algorithm used is the following:
  168. * we loop on each of the six bytes of the provided address,
  169. * and we compute the CRC by left-shifting the previous
  170. * value by one position, so that each bit in the current
  171. * byte of the address may contribute the calculation. If
  172. * the latter and the MSB in the CRC are different, then
  173. * the CRC value so computed is also ex-ored with the
  174. * "polynomium generator". The current byte of the address
  175. * is also shifted right by one bit at each iteration.
  176. * This is because the CRC generatore in hardware is implemented
  177. * as a shift-register with as many ex-ores as the radixes
  178. * in the polynomium. This suggests that we represent the
  179. * polynomiumm itself as a 32-bit constant.
  180. */
  181. for (byte = 0; byte < 6; byte++) {
  182. currByte = mac[byte];
  183. for (bit = 0; bit < 8; bit++) {
  184. if ((currByte & 0x01) ^ (crc & 0x01)) {
  185. crc >>= 1;
  186. crc = crc ^ 0xedb88320;
  187. } else {
  188. crc >>= 1;
  189. }
  190. currByte >>= 1;
  191. }
  192. }
  193. crc = crc >> 26;
  194. /*
  195. * Set individual hash table register
  196. */
  197. if (crc >= 32) {
  198. fec->eth->iaddr1 = (1 << (crc - 32));
  199. fec->eth->iaddr2 = 0;
  200. } else {
  201. fec->eth->iaddr1 = 0;
  202. fec->eth->iaddr2 = (1 << crc);
  203. }
  204. /*
  205. * Set physical address
  206. */
  207. fec->eth->paddr1 = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3];
  208. fec->eth->paddr2 = (mac[4] << 24) + (mac[5] << 16) + 0x8808;
  209. }
  210. /********************************************************************/
  211. static int mpc5xxx_fec_init(struct eth_device *dev, bd_t * bis)
  212. {
  213. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  214. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  215. #if (DEBUG & 0x1)
  216. printf ("mpc5xxx_fec_init... Begin\n");
  217. #endif
  218. /*
  219. * Initialize RxBD/TxBD rings
  220. */
  221. mpc5xxx_fec_rbd_init(fec);
  222. mpc5xxx_fec_tbd_init(fec);
  223. /*
  224. * Clear FEC-Lite interrupt event register(IEVENT)
  225. */
  226. fec->eth->ievent = 0xffffffff;
  227. /*
  228. * Set interrupt mask register
  229. */
  230. fec->eth->imask = 0x00000000;
  231. /*
  232. * Set FEC-Lite receive control register(R_CNTRL):
  233. */
  234. if (fec->xcv_type == SEVENWIRE) {
  235. /*
  236. * Frame length=1518; 7-wire mode
  237. */
  238. fec->eth->r_cntrl = 0x05ee0020; /*0x05ee0000;FIXME */
  239. } else {
  240. /*
  241. * Frame length=1518; MII mode;
  242. */
  243. fec->eth->r_cntrl = 0x05ee0024; /*0x05ee0004;FIXME */
  244. }
  245. fec->eth->x_cntrl = 0x00000000; /* half-duplex, heartbeat disabled */
  246. if (fec->xcv_type != SEVENWIRE) {
  247. /*
  248. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  249. * and do not drop the Preamble.
  250. */
  251. fec->eth->mii_speed = (((gd->ipb_clk >> 20) / 5) << 1); /* No MII for 7-wire mode */
  252. }
  253. /*
  254. * Set Opcode/Pause Duration Register
  255. */
  256. fec->eth->op_pause = 0x00010020; /*FIXME0xffff0020; */
  257. /*
  258. * Set Rx FIFO alarm and granularity value
  259. */
  260. fec->eth->rfifo_cntrl = 0x0c000000
  261. | (fec->eth->rfifo_cntrl & ~0x0f000000);
  262. fec->eth->rfifo_alarm = 0x0000030c;
  263. #if (DEBUG & 0x22)
  264. if (fec->eth->rfifo_status & 0x00700000 ) {
  265. printf("mpc5xxx_fec_init() RFIFO error\n");
  266. }
  267. #endif
  268. /*
  269. * Set Tx FIFO granularity value
  270. */
  271. fec->eth->tfifo_cntrl = 0x0c000000
  272. | (fec->eth->tfifo_cntrl & ~0x0f000000);
  273. #if (DEBUG & 0x2)
  274. printf("tfifo_status: 0x%08x\n", fec->eth->tfifo_status);
  275. printf("tfifo_alarm: 0x%08x\n", fec->eth->tfifo_alarm);
  276. #endif
  277. /*
  278. * Set transmit fifo watermark register(X_WMRK), default = 64
  279. */
  280. fec->eth->tfifo_alarm = 0x00000080;
  281. fec->eth->x_wmrk = 0x2;
  282. /*
  283. * Set individual address filter for unicast address
  284. * and set physical address registers.
  285. */
  286. mpc5xxx_fec_set_hwaddr(fec, (char *)dev->enetaddr);
  287. /*
  288. * Set multicast address filter
  289. */
  290. fec->eth->gaddr1 = 0x00000000;
  291. fec->eth->gaddr2 = 0x00000000;
  292. /*
  293. * Turn ON cheater FSM: ????
  294. */
  295. fec->eth->xmit_fsm = 0x03000000;
  296. #if defined(CONFIG_MPC5200)
  297. /*
  298. * Turn off COMM bus prefetch in the MGT5200 BestComm. It doesn't
  299. * work w/ the current receive task.
  300. */
  301. sdma->PtdCntrl |= 0x00000001;
  302. #endif
  303. /*
  304. * Set priority of different initiators
  305. */
  306. sdma->IPR0 = 7; /* always */
  307. sdma->IPR3 = 6; /* Eth RX */
  308. sdma->IPR4 = 5; /* Eth Tx */
  309. /*
  310. * Clear SmartDMA task interrupt pending bits
  311. */
  312. SDMA_CLEAR_IEVENT(FEC_RECV_TASK_NO);
  313. /*
  314. * Initialize SmartDMA parameters stored in SRAM
  315. */
  316. *(volatile int *)FEC_TBD_BASE = (int)fec->tbdBase;
  317. *(volatile int *)FEC_RBD_BASE = (int)fec->rbdBase;
  318. *(volatile int *)FEC_TBD_NEXT = (int)fec->tbdBase;
  319. *(volatile int *)FEC_RBD_NEXT = (int)fec->rbdBase;
  320. /*
  321. * Enable FEC-Lite controller
  322. */
  323. fec->eth->ecntrl |= 0x00000006;
  324. #if (DEBUG & 0x2)
  325. if (fec->xcv_type != SEVENWIRE)
  326. mpc5xxx_fec_phydump ();
  327. #endif
  328. /*
  329. * Enable SmartDMA receive task
  330. */
  331. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  332. #if (DEBUG & 0x1)
  333. printf("mpc5xxx_fec_init... Done \n");
  334. #endif
  335. return 1;
  336. }
  337. /********************************************************************/
  338. static int mpc5xxx_fec_init_phy(struct eth_device *dev, bd_t * bis)
  339. {
  340. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  341. const uint8 phyAddr = CONFIG_PHY_ADDR; /* Only one PHY */
  342. #if (DEBUG & 0x1)
  343. printf ("mpc5xxx_fec_init_phy... Begin\n");
  344. #endif
  345. /*
  346. * Initialize GPIO pins
  347. */
  348. if (fec->xcv_type == SEVENWIRE) {
  349. /* 10MBit with 7-wire operation */
  350. #if defined(CONFIG_TOTAL5200)
  351. /* 7-wire and USB2 on Ethernet */
  352. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00030000;
  353. #else /* !CONFIG_TOTAL5200 */
  354. /* 7-wire only */
  355. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00020000;
  356. #endif /* CONFIG_TOTAL5200 */
  357. } else {
  358. /* 100MBit with MD operation */
  359. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00050000;
  360. }
  361. /*
  362. * Clear FEC-Lite interrupt event register(IEVENT)
  363. */
  364. fec->eth->ievent = 0xffffffff;
  365. /*
  366. * Set interrupt mask register
  367. */
  368. fec->eth->imask = 0x00000000;
  369. if (fec->xcv_type != SEVENWIRE) {
  370. /*
  371. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  372. * and do not drop the Preamble.
  373. */
  374. fec->eth->mii_speed = (((gd->ipb_clk >> 20) / 5) << 1); /* No MII for 7-wire mode */
  375. }
  376. if (fec->xcv_type != SEVENWIRE) {
  377. /*
  378. * Initialize PHY(LXT971A):
  379. *
  380. * Generally, on power up, the LXT971A reads its configuration
  381. * pins to check for forced operation, If not cofigured for
  382. * forced operation, it uses auto-negotiation/parallel detection
  383. * to automatically determine line operating conditions.
  384. * If the PHY device on the other side of the link supports
  385. * auto-negotiation, the LXT971A auto-negotiates with it
  386. * using Fast Link Pulse(FLP) Bursts. If the PHY partner does not
  387. * support auto-negotiation, the LXT971A automatically detects
  388. * the presence of either link pulses(10Mbps PHY) or Idle
  389. * symbols(100Mbps) and sets its operating conditions accordingly.
  390. *
  391. * When auto-negotiation is controlled by software, the following
  392. * steps are recommended.
  393. *
  394. * Note:
  395. * The physical address is dependent on hardware configuration.
  396. *
  397. */
  398. int timeout = 1;
  399. uint16 phyStatus;
  400. /*
  401. * Reset PHY, then delay 300ns
  402. */
  403. miiphy_write(dev->name, phyAddr, 0x0, 0x8000);
  404. udelay(1000);
  405. if (fec->xcv_type == MII10) {
  406. /*
  407. * Force 10Base-T, FDX operation
  408. */
  409. #if (DEBUG & 0x2)
  410. printf("Forcing 10 Mbps ethernet link... ");
  411. #endif
  412. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  413. /*
  414. miiphy_write(dev->name, fec, phyAddr, 0x0, 0x0100);
  415. */
  416. miiphy_write(dev->name, phyAddr, 0x0, 0x0180);
  417. timeout = 20;
  418. do { /* wait for link status to go down */
  419. udelay(10000);
  420. if ((timeout--) == 0) {
  421. #if (DEBUG & 0x2)
  422. printf("hmmm, should not have waited...");
  423. #endif
  424. break;
  425. }
  426. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  427. #if (DEBUG & 0x2)
  428. printf("=");
  429. #endif
  430. } while ((phyStatus & 0x0004)); /* !link up */
  431. timeout = 1000;
  432. do { /* wait for link status to come back up */
  433. udelay(10000);
  434. if ((timeout--) == 0) {
  435. printf("failed. Link is down.\n");
  436. break;
  437. }
  438. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  439. #if (DEBUG & 0x2)
  440. printf("+");
  441. #endif
  442. } while (!(phyStatus & 0x0004)); /* !link up */
  443. #if (DEBUG & 0x2)
  444. printf ("done.\n");
  445. #endif
  446. } else { /* MII100 */
  447. /*
  448. * Set the auto-negotiation advertisement register bits
  449. */
  450. miiphy_write(dev->name, phyAddr, 0x4, 0x01e1);
  451. /*
  452. * Set MDIO bit 0.12 = 1(&& bit 0.9=1?) to enable auto-negotiation
  453. */
  454. miiphy_write(dev->name, phyAddr, 0x0, 0x1200);
  455. /*
  456. * Wait for AN completion
  457. */
  458. timeout = 5000;
  459. do {
  460. udelay(1000);
  461. if ((timeout--) == 0) {
  462. #if (DEBUG & 0x2)
  463. printf("PHY auto neg 0 failed...\n");
  464. #endif
  465. return -1;
  466. }
  467. if (miiphy_read(dev->name, phyAddr, 0x1, &phyStatus) != 0) {
  468. #if (DEBUG & 0x2)
  469. printf("PHY auto neg 1 failed 0x%04x...\n", phyStatus);
  470. #endif
  471. return -1;
  472. }
  473. } while (!(phyStatus & 0x0004));
  474. #if (DEBUG & 0x2)
  475. printf("PHY auto neg complete! \n");
  476. #endif
  477. }
  478. }
  479. #if (DEBUG & 0x2)
  480. if (fec->xcv_type != SEVENWIRE)
  481. mpc5xxx_fec_phydump (dev->name);
  482. #endif
  483. #if (DEBUG & 0x1)
  484. printf("mpc5xxx_fec_init_phy... Done \n");
  485. #endif
  486. return 1;
  487. }
  488. /********************************************************************/
  489. static void mpc5xxx_fec_halt(struct eth_device *dev)
  490. {
  491. #if defined(CONFIG_MPC5200)
  492. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  493. #endif
  494. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  495. int counter = 0xffff;
  496. #if (DEBUG & 0x2)
  497. if (fec->xcv_type != SEVENWIRE)
  498. mpc5xxx_fec_phydump ();
  499. #endif
  500. /*
  501. * mask FEC chip interrupts
  502. */
  503. fec->eth->imask = 0;
  504. /*
  505. * issue graceful stop command to the FEC transmitter if necessary
  506. */
  507. fec->eth->x_cntrl |= 0x00000001;
  508. /*
  509. * wait for graceful stop to register
  510. */
  511. while ((counter--) && (!(fec->eth->ievent & 0x10000000))) ;
  512. /*
  513. * Disable SmartDMA tasks
  514. */
  515. SDMA_TASK_DISABLE (FEC_XMIT_TASK_NO);
  516. SDMA_TASK_DISABLE (FEC_RECV_TASK_NO);
  517. #if defined(CONFIG_MPC5200)
  518. /*
  519. * Turn on COMM bus prefetch in the MGT5200 BestComm after we're
  520. * done. It doesn't work w/ the current receive task.
  521. */
  522. sdma->PtdCntrl &= ~0x00000001;
  523. #endif
  524. /*
  525. * Disable the Ethernet Controller
  526. */
  527. fec->eth->ecntrl &= 0xfffffffd;
  528. /*
  529. * Clear FIFO status registers
  530. */
  531. fec->eth->rfifo_status &= 0x00700000;
  532. fec->eth->tfifo_status &= 0x00700000;
  533. fec->eth->reset_cntrl = 0x01000000;
  534. /*
  535. * Issue a reset command to the FEC chip
  536. */
  537. fec->eth->ecntrl |= 0x1;
  538. /*
  539. * wait at least 16 clock cycles
  540. */
  541. udelay(10);
  542. #if (DEBUG & 0x3)
  543. printf("Ethernet task stopped\n");
  544. #endif
  545. }
  546. #if (DEBUG & 0x60)
  547. /********************************************************************/
  548. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  549. {
  550. uint16 phyAddr = CONFIG_PHY_ADDR;
  551. uint16 phyStatus;
  552. if ((fec->eth->tfifo_lrf_ptr != fec->eth->tfifo_lwf_ptr)
  553. || (fec->eth->tfifo_rdptr != fec->eth->tfifo_wrptr)) {
  554. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  555. printf("\nphyStatus: 0x%04x\n", phyStatus);
  556. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  557. printf("ievent: 0x%08x\n", fec->eth->ievent);
  558. printf("x_status: 0x%08x\n", fec->eth->x_status);
  559. printf("tfifo: status 0x%08x\n", fec->eth->tfifo_status);
  560. printf(" control 0x%08x\n", fec->eth->tfifo_cntrl);
  561. printf(" lrfp 0x%08x\n", fec->eth->tfifo_lrf_ptr);
  562. printf(" lwfp 0x%08x\n", fec->eth->tfifo_lwf_ptr);
  563. printf(" alarm 0x%08x\n", fec->eth->tfifo_alarm);
  564. printf(" readptr 0x%08x\n", fec->eth->tfifo_rdptr);
  565. printf(" writptr 0x%08x\n", fec->eth->tfifo_wrptr);
  566. }
  567. }
  568. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  569. {
  570. uint16 phyAddr = CONFIG_PHY_ADDR;
  571. uint16 phyStatus;
  572. if ((fec->eth->rfifo_lrf_ptr != fec->eth->rfifo_lwf_ptr)
  573. || (fec->eth->rfifo_rdptr != fec->eth->rfifo_wrptr)) {
  574. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  575. printf("\nphyStatus: 0x%04x\n", phyStatus);
  576. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  577. printf("ievent: 0x%08x\n", fec->eth->ievent);
  578. printf("x_status: 0x%08x\n", fec->eth->x_status);
  579. printf("rfifo: status 0x%08x\n", fec->eth->rfifo_status);
  580. printf(" control 0x%08x\n", fec->eth->rfifo_cntrl);
  581. printf(" lrfp 0x%08x\n", fec->eth->rfifo_lrf_ptr);
  582. printf(" lwfp 0x%08x\n", fec->eth->rfifo_lwf_ptr);
  583. printf(" alarm 0x%08x\n", fec->eth->rfifo_alarm);
  584. printf(" readptr 0x%08x\n", fec->eth->rfifo_rdptr);
  585. printf(" writptr 0x%08x\n", fec->eth->rfifo_wrptr);
  586. }
  587. }
  588. #endif /* DEBUG */
  589. /********************************************************************/
  590. static int mpc5xxx_fec_send(struct eth_device *dev, volatile void *eth_data,
  591. int data_length)
  592. {
  593. /*
  594. * This routine transmits one frame. This routine only accepts
  595. * 6-byte Ethernet addresses.
  596. */
  597. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  598. volatile FEC_TBD *pTbd;
  599. #if (DEBUG & 0x20)
  600. printf("tbd status: 0x%04x\n", fec->tbdBase[0].status);
  601. tfifo_print(dev->name, fec);
  602. #endif
  603. /*
  604. * Clear Tx BD ring at first
  605. */
  606. mpc5xxx_fec_tbd_scrub(fec);
  607. /*
  608. * Check for valid length of data.
  609. */
  610. if ((data_length > 1500) || (data_length <= 0)) {
  611. return -1;
  612. }
  613. /*
  614. * Check the number of vacant TxBDs.
  615. */
  616. if (fec->cleanTbdNum < 1) {
  617. #if (DEBUG & 0x20)
  618. printf("No available TxBDs ...\n");
  619. #endif
  620. return -1;
  621. }
  622. /*
  623. * Get the first TxBD to send the mac header
  624. */
  625. pTbd = &fec->tbdBase[fec->tbdIndex];
  626. pTbd->dataLength = data_length;
  627. pTbd->dataPointer = (uint32)eth_data;
  628. pTbd->status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
  629. fec->tbdIndex = (fec->tbdIndex + 1) % FEC_TBD_NUM;
  630. #if (DEBUG & 0x100)
  631. printf("SDMA_TASK_ENABLE, fec->tbdIndex = %d \n", fec->tbdIndex);
  632. #endif
  633. /*
  634. * Kick the MII i/f
  635. */
  636. if (fec->xcv_type != SEVENWIRE) {
  637. uint16 phyStatus;
  638. miiphy_read(dev->name, 0, 0x1, &phyStatus);
  639. }
  640. /*
  641. * Enable SmartDMA transmit task
  642. */
  643. #if (DEBUG & 0x20)
  644. tfifo_print(dev->name, fec);
  645. #endif
  646. SDMA_TASK_ENABLE (FEC_XMIT_TASK_NO);
  647. #if (DEBUG & 0x20)
  648. tfifo_print(dev->name, fec);
  649. #endif
  650. #if (DEBUG & 0x8)
  651. printf( "+" );
  652. #endif
  653. fec->cleanTbdNum -= 1;
  654. #if (DEBUG & 0x129) && (DEBUG & 0x80000000)
  655. printf ("smartDMA ethernet Tx task enabled\n");
  656. #endif
  657. /*
  658. * wait until frame is sent .
  659. */
  660. while (pTbd->status & FEC_TBD_READY) {
  661. udelay(10);
  662. #if (DEBUG & 0x8)
  663. printf ("TDB status = %04x\n", pTbd->status);
  664. #endif
  665. }
  666. return 0;
  667. }
  668. /********************************************************************/
  669. static int mpc5xxx_fec_recv(struct eth_device *dev)
  670. {
  671. /*
  672. * This command pulls one frame from the card
  673. */
  674. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  675. volatile FEC_RBD *pRbd = &fec->rbdBase[fec->rbdIndex];
  676. unsigned long ievent;
  677. int frame_length, len = 0;
  678. NBUF *frame;
  679. uchar buff[FEC_MAX_PKT_SIZE];
  680. #if (DEBUG & 0x1)
  681. printf ("mpc5xxx_fec_recv %d Start...\n", fec->rbdIndex);
  682. #endif
  683. #if (DEBUG & 0x8)
  684. printf( "-" );
  685. #endif
  686. /*
  687. * Check if any critical events have happened
  688. */
  689. ievent = fec->eth->ievent;
  690. fec->eth->ievent = ievent;
  691. if (ievent & 0x20060000) {
  692. /* BABT, Rx/Tx FIFO errors */
  693. mpc5xxx_fec_halt(dev);
  694. mpc5xxx_fec_init(dev, NULL);
  695. return 0;
  696. }
  697. if (ievent & 0x80000000) {
  698. /* Heartbeat error */
  699. fec->eth->x_cntrl |= 0x00000001;
  700. }
  701. if (ievent & 0x10000000) {
  702. /* Graceful stop complete */
  703. if (fec->eth->x_cntrl & 0x00000001) {
  704. mpc5xxx_fec_halt(dev);
  705. fec->eth->x_cntrl &= ~0x00000001;
  706. mpc5xxx_fec_init(dev, NULL);
  707. }
  708. }
  709. if (!(pRbd->status & FEC_RBD_EMPTY)) {
  710. if ((pRbd->status & FEC_RBD_LAST) && !(pRbd->status & FEC_RBD_ERR) &&
  711. ((pRbd->dataLength - 4) > 14)) {
  712. /*
  713. * Get buffer address and size
  714. */
  715. frame = (NBUF *)pRbd->dataPointer;
  716. frame_length = pRbd->dataLength - 4;
  717. #if (DEBUG & 0x20)
  718. {
  719. int i;
  720. printf("recv data hdr:");
  721. for (i = 0; i < 14; i++)
  722. printf("%x ", *(frame->head + i));
  723. printf("\n");
  724. }
  725. #endif
  726. /*
  727. * Fill the buffer and pass it to upper layers
  728. */
  729. memcpy(buff, frame->head, 14);
  730. memcpy(buff + 14, frame->data, frame_length);
  731. NetReceive(buff, frame_length);
  732. len = frame_length;
  733. }
  734. /*
  735. * Reset buffer descriptor as empty
  736. */
  737. mpc5xxx_fec_rbd_clean(fec, pRbd);
  738. }
  739. SDMA_CLEAR_IEVENT (FEC_RECV_TASK_NO);
  740. return len;
  741. }
  742. /********************************************************************/
  743. int mpc5xxx_fec_initialize(bd_t * bis)
  744. {
  745. mpc5xxx_fec_priv *fec;
  746. struct eth_device *dev;
  747. char *tmp, *end;
  748. char env_enetaddr[6];
  749. int i;
  750. fec = (mpc5xxx_fec_priv *)malloc(sizeof(*fec));
  751. dev = (struct eth_device *)malloc(sizeof(*dev));
  752. memset(dev, 0, sizeof *dev);
  753. fec->eth = (ethernet_regs *)MPC5XXX_FEC;
  754. fec->tbdBase = (FEC_TBD *)FEC_BD_BASE;
  755. fec->rbdBase = (FEC_RBD *)(FEC_BD_BASE + FEC_TBD_NUM * sizeof(FEC_TBD));
  756. #if defined(CONFIG_CANMB) || defined(CONFIG_HMI1001) || \
  757. defined(CONFIG_ICECUBE) || defined(CONFIG_INKA4X0) || \
  758. defined(CONFIG_MCC200) || defined(CONFIG_O2DNT) || \
  759. defined(CONFIG_PM520) || defined(CONFIG_TOP5200) || \
  760. defined(CONFIG_TQM5200) || defined(CONFIG_V38B)
  761. # ifndef CONFIG_FEC_10MBIT
  762. fec->xcv_type = MII100;
  763. # else
  764. fec->xcv_type = MII10;
  765. # endif
  766. #elif defined(CONFIG_TOTAL5200)
  767. fec->xcv_type = SEVENWIRE;
  768. #else
  769. #error fec->xcv_type not initialized.
  770. #endif
  771. dev->priv = (void *)fec;
  772. dev->iobase = MPC5XXX_FEC;
  773. dev->init = mpc5xxx_fec_init;
  774. dev->halt = mpc5xxx_fec_halt;
  775. dev->send = mpc5xxx_fec_send;
  776. dev->recv = mpc5xxx_fec_recv;
  777. sprintf(dev->name, "FEC ETHERNET");
  778. eth_register(dev);
  779. #if defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII)
  780. miiphy_register (dev->name,
  781. fec5xxx_miiphy_read, fec5xxx_miiphy_write);
  782. #endif
  783. /*
  784. * Try to set the mac address now. The fec mac address is
  785. * a garbage after reset. When not using fec for booting
  786. * the Linux fec driver will try to work with this garbage.
  787. */
  788. tmp = getenv("ethaddr");
  789. if (tmp) {
  790. for (i=0; i<6; i++) {
  791. env_enetaddr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
  792. if (tmp)
  793. tmp = (*end) ? end+1 : end;
  794. }
  795. mpc5xxx_fec_set_hwaddr(fec, env_enetaddr);
  796. }
  797. mpc5xxx_fec_init_phy(dev, bis);
  798. return 1;
  799. }
  800. /* MII-interface related functions */
  801. /********************************************************************/
  802. int fec5xxx_miiphy_read(char *devname, uint8 phyAddr, uint8 regAddr, uint16 * retVal)
  803. {
  804. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  805. uint32 reg; /* convenient holder for the PHY register */
  806. uint32 phy; /* convenient holder for the PHY */
  807. int timeout = 0xffff;
  808. /*
  809. * reading from any PHY's register is done by properly
  810. * programming the FEC's MII data register.
  811. */
  812. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  813. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  814. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA | phy | reg);
  815. /*
  816. * wait for the related interrupt
  817. */
  818. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  819. if (timeout == 0) {
  820. #if (DEBUG & 0x2)
  821. printf ("Read MDIO failed...\n");
  822. #endif
  823. return -1;
  824. }
  825. /*
  826. * clear mii interrupt bit
  827. */
  828. eth->ievent = 0x00800000;
  829. /*
  830. * it's now safe to read the PHY's register
  831. */
  832. *retVal = (uint16) eth->mii_data;
  833. return 0;
  834. }
  835. /********************************************************************/
  836. int fec5xxx_miiphy_write(char *devname, uint8 phyAddr, uint8 regAddr, uint16 data)
  837. {
  838. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  839. uint32 reg; /* convenient holder for the PHY register */
  840. uint32 phy; /* convenient holder for the PHY */
  841. int timeout = 0xffff;
  842. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  843. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  844. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
  845. FEC_MII_DATA_TA | phy | reg | data);
  846. /*
  847. * wait for the MII interrupt
  848. */
  849. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  850. if (timeout == 0) {
  851. #if (DEBUG & 0x2)
  852. printf ("Write MDIO failed...\n");
  853. #endif
  854. return -1;
  855. }
  856. /*
  857. * clear MII interrupt bit
  858. */
  859. eth->ievent = 0x00800000;
  860. return 0;
  861. }
  862. #if (DEBUG & 0x40)
  863. static uint32 local_crc32(char *string, unsigned int crc_value, int len)
  864. {
  865. int i;
  866. char c;
  867. unsigned int crc, count;
  868. /*
  869. * crc32 algorithm
  870. */
  871. /*
  872. * crc = 0xffffffff; * The initialized value should be 0xffffffff
  873. */
  874. crc = crc_value;
  875. for (i = len; --i >= 0;) {
  876. c = *string++;
  877. for (count = 0; count < 8; count++) {
  878. if ((c & 0x01) ^ (crc & 0x01)) {
  879. crc >>= 1;
  880. crc = crc ^ 0xedb88320;
  881. } else {
  882. crc >>= 1;
  883. }
  884. c >>= 1;
  885. }
  886. }
  887. /*
  888. * In big endian system, do byte swaping for crc value
  889. */
  890. /**/ return crc;
  891. }
  892. #endif /* DEBUG */
  893. #endif /* CONFIG_MPC5xxx_FEC */