mxc_spi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #include <common.h>
  21. #include <malloc.h>
  22. #include <spi.h>
  23. #include <asm/errno.h>
  24. #include <asm/io.h>
  25. #include <mxc_gpio.h>
  26. #include <asm/arch/imx-regs.h>
  27. #include <asm/arch/clock.h>
  28. #ifdef CONFIG_MX27
  29. /* i.MX27 has a completely wrong register layout and register definitions in the
  30. * datasheet, the correct one is in the Freescale's Linux driver */
  31. #error "i.MX27 CSPI not supported due to drastic differences in register definitions" \
  32. "See linux mxc_spi driver from Freescale for details."
  33. #elif defined(CONFIG_MX31)
  34. #define MXC_CSPICTRL_EN (1 << 0)
  35. #define MXC_CSPICTRL_MODE (1 << 1)
  36. #define MXC_CSPICTRL_XCH (1 << 2)
  37. #define MXC_CSPICTRL_SMC (1 << 3)
  38. #define MXC_CSPICTRL_POL (1 << 4)
  39. #define MXC_CSPICTRL_PHA (1 << 5)
  40. #define MXC_CSPICTRL_SSCTL (1 << 6)
  41. #define MXC_CSPICTRL_SSPOL (1 << 7)
  42. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 24)
  43. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0x1f) << 8)
  44. #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
  45. #define MXC_CSPICTRL_TC (1 << 8)
  46. #define MXC_CSPICTRL_RXOVF (1 << 6)
  47. #define MXC_CSPICTRL_MAXBITS 0x1f
  48. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  49. #define MAX_SPI_BYTES 4
  50. static unsigned long spi_bases[] = {
  51. 0x43fa4000,
  52. 0x50010000,
  53. 0x53f84000,
  54. };
  55. #elif defined(CONFIG_MX51)
  56. #define MXC_CSPICTRL_EN (1 << 0)
  57. #define MXC_CSPICTRL_MODE (1 << 1)
  58. #define MXC_CSPICTRL_XCH (1 << 2)
  59. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  60. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  61. #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
  62. #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
  63. #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
  64. #define MXC_CSPICTRL_MAXBITS 0xfff
  65. #define MXC_CSPICTRL_TC (1 << 7)
  66. #define MXC_CSPICTRL_RXOVF (1 << 6)
  67. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  68. #define MAX_SPI_BYTES 32
  69. /* Bit position inside CTRL register to be associated with SS */
  70. #define MXC_CSPICTRL_CHAN 18
  71. /* Bit position inside CON register to be associated with SS */
  72. #define MXC_CSPICON_POL 4
  73. #define MXC_CSPICON_PHA 0
  74. #define MXC_CSPICON_SSPOL 12
  75. static unsigned long spi_bases[] = {
  76. CSPI1_BASE_ADDR,
  77. CSPI2_BASE_ADDR,
  78. CSPI3_BASE_ADDR,
  79. };
  80. #elif defined(CONFIG_MX35)
  81. #define MXC_CSPICTRL_EN (1 << 0)
  82. #define MXC_CSPICTRL_MODE (1 << 1)
  83. #define MXC_CSPICTRL_XCH (1 << 2)
  84. #define MXC_CSPICTRL_SMC (1 << 3)
  85. #define MXC_CSPICTRL_POL (1 << 4)
  86. #define MXC_CSPICTRL_PHA (1 << 5)
  87. #define MXC_CSPICTRL_SSCTL (1 << 6)
  88. #define MXC_CSPICTRL_SSPOL (1 << 7)
  89. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  90. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  91. #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
  92. #define MXC_CSPICTRL_TC (1 << 7)
  93. #define MXC_CSPICTRL_RXOVF (1 << 6)
  94. #define MXC_CSPICTRL_MAXBITS 0xfff
  95. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  96. #define MAX_SPI_BYTES 4
  97. static unsigned long spi_bases[] = {
  98. 0x43fa4000,
  99. 0x50010000,
  100. };
  101. #else
  102. #error "Unsupported architecture"
  103. #endif
  104. #define OUT MXC_GPIO_DIRECTION_OUT
  105. #define reg_read readl
  106. #define reg_write(a, v) writel(v, a)
  107. struct mxc_spi_slave {
  108. struct spi_slave slave;
  109. unsigned long base;
  110. u32 ctrl_reg;
  111. #if defined(CONFIG_MX51)
  112. u32 cfg_reg;
  113. #endif
  114. int gpio;
  115. int ss_pol;
  116. };
  117. static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
  118. {
  119. return container_of(slave, struct mxc_spi_slave, slave);
  120. }
  121. void spi_cs_activate(struct spi_slave *slave)
  122. {
  123. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  124. if (mxcs->gpio > 0)
  125. mxc_gpio_set(mxcs->gpio, mxcs->ss_pol);
  126. }
  127. void spi_cs_deactivate(struct spi_slave *slave)
  128. {
  129. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  130. if (mxcs->gpio > 0)
  131. mxc_gpio_set(mxcs->gpio,
  132. !(mxcs->ss_pol));
  133. }
  134. u32 get_cspi_div(u32 div)
  135. {
  136. int i;
  137. for (i = 0; i < 8; i++) {
  138. if (div <= (4 << i))
  139. return i;
  140. }
  141. return i;
  142. }
  143. #if defined(CONFIG_MX31) || defined(CONFIG_MX35)
  144. static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
  145. unsigned int max_hz, unsigned int mode)
  146. {
  147. unsigned int ctrl_reg;
  148. u32 clk_src;
  149. u32 div;
  150. clk_src = mxc_get_clock(MXC_CSPI_CLK);
  151. div = clk_src / max_hz;
  152. div = get_cspi_div(div);
  153. debug("clk %d Hz, div %d, real clk %d Hz\n",
  154. max_hz, div, clk_src / (4 << div));
  155. ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
  156. MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS) |
  157. MXC_CSPICTRL_DATARATE(div) |
  158. MXC_CSPICTRL_EN |
  159. #ifdef CONFIG_MX35
  160. MXC_CSPICTRL_SSCTL |
  161. #endif
  162. MXC_CSPICTRL_MODE;
  163. if (mode & SPI_CPHA)
  164. ctrl_reg |= MXC_CSPICTRL_PHA;
  165. if (mode & SPI_CPOL)
  166. ctrl_reg |= MXC_CSPICTRL_POL;
  167. if (mode & SPI_CS_HIGH)
  168. ctrl_reg |= MXC_CSPICTRL_SSPOL;
  169. mxcs->ctrl_reg = ctrl_reg;
  170. return 0;
  171. }
  172. #endif
  173. #if defined(CONFIG_MX51)
  174. static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
  175. unsigned int max_hz, unsigned int mode)
  176. {
  177. u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
  178. s32 pre_div = 0, post_div = 0, i, reg_ctrl, reg_config;
  179. u32 ss_pol = 0, sclkpol = 0, sclkpha = 0;
  180. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  181. if (max_hz == 0) {
  182. printf("Error: desired clock is 0\n");
  183. return -1;
  184. }
  185. reg_ctrl = reg_read(&regs->ctrl);
  186. /* Reset spi */
  187. reg_write(&regs->ctrl, 0);
  188. reg_write(&regs->ctrl, (reg_ctrl | 0x1));
  189. /*
  190. * The following computation is taken directly from Freescale's code.
  191. */
  192. if (clk_src > max_hz) {
  193. pre_div = clk_src / max_hz;
  194. if (pre_div > 16) {
  195. post_div = pre_div / 16;
  196. pre_div = 15;
  197. }
  198. if (post_div != 0) {
  199. for (i = 0; i < 16; i++) {
  200. if ((1 << i) >= post_div)
  201. break;
  202. }
  203. if (i == 16) {
  204. printf("Error: no divider for the freq: %d\n",
  205. max_hz);
  206. return -1;
  207. }
  208. post_div = i;
  209. }
  210. }
  211. debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
  212. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
  213. MXC_CSPICTRL_SELCHAN(cs);
  214. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
  215. MXC_CSPICTRL_PREDIV(pre_div);
  216. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
  217. MXC_CSPICTRL_POSTDIV(post_div);
  218. /* always set to master mode */
  219. reg_ctrl |= 1 << (cs + 4);
  220. /* We need to disable SPI before changing registers */
  221. reg_ctrl &= ~MXC_CSPICTRL_EN;
  222. if (mode & SPI_CS_HIGH)
  223. ss_pol = 1;
  224. if (mode & SPI_CPOL)
  225. sclkpol = 1;
  226. if (mode & SPI_CPHA)
  227. sclkpha = 1;
  228. reg_config = reg_read(&regs->cfg);
  229. /*
  230. * Configuration register setup
  231. * The MX51 supports different setup for each SS
  232. */
  233. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
  234. (ss_pol << (cs + MXC_CSPICON_SSPOL));
  235. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
  236. (sclkpol << (cs + MXC_CSPICON_POL));
  237. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
  238. (sclkpha << (cs + MXC_CSPICON_PHA));
  239. debug("reg_ctrl = 0x%x\n", reg_ctrl);
  240. reg_write(&regs->ctrl, reg_ctrl);
  241. debug("reg_config = 0x%x\n", reg_config);
  242. reg_write(&regs->cfg, reg_config);
  243. /* save config register and control register */
  244. mxcs->ctrl_reg = reg_ctrl;
  245. mxcs->cfg_reg = reg_config;
  246. /* clear interrupt reg */
  247. reg_write(&regs->intr, 0);
  248. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  249. return 0;
  250. }
  251. #endif
  252. int spi_xchg_single(struct spi_slave *slave, unsigned int bitlen,
  253. const u8 *dout, u8 *din, unsigned long flags)
  254. {
  255. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  256. int nbytes = (bitlen + 7) / 8;
  257. u32 data, cnt, i;
  258. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  259. debug("%s: bitlen %d dout 0x%x din 0x%x\n",
  260. __func__, bitlen, (u32)dout, (u32)din);
  261. mxcs->ctrl_reg = (mxcs->ctrl_reg &
  262. ~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
  263. MXC_CSPICTRL_BITCOUNT(bitlen - 1);
  264. reg_write(&regs->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
  265. #ifdef CONFIG_MX51
  266. reg_write(&regs->cfg, mxcs->cfg_reg);
  267. #endif
  268. /* Clear interrupt register */
  269. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  270. /*
  271. * The SPI controller works only with words,
  272. * check if less than a word is sent.
  273. * Access to the FIFO is only 32 bit
  274. */
  275. if (bitlen % 32) {
  276. data = 0;
  277. cnt = (bitlen % 32) / 8;
  278. if (dout) {
  279. for (i = 0; i < cnt; i++) {
  280. data = (data << 8) | (*dout++ & 0xFF);
  281. }
  282. }
  283. debug("Sending SPI 0x%x\n", data);
  284. reg_write(&regs->txdata, data);
  285. nbytes -= cnt;
  286. }
  287. data = 0;
  288. while (nbytes > 0) {
  289. data = 0;
  290. if (dout) {
  291. /* Buffer is not 32-bit aligned */
  292. if ((unsigned long)dout & 0x03) {
  293. data = 0;
  294. for (i = 0; i < 4; i++)
  295. data = (data << 8) | (*dout++ & 0xFF);
  296. } else {
  297. data = *(u32 *)dout;
  298. data = cpu_to_be32(data);
  299. }
  300. dout += 4;
  301. }
  302. debug("Sending SPI 0x%x\n", data);
  303. reg_write(&regs->txdata, data);
  304. nbytes -= 4;
  305. }
  306. /* FIFO is written, now starts the transfer setting the XCH bit */
  307. reg_write(&regs->ctrl, mxcs->ctrl_reg |
  308. MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
  309. /* Wait until the TC (Transfer completed) bit is set */
  310. while ((reg_read(&regs->stat) & MXC_CSPICTRL_TC) == 0)
  311. ;
  312. /* Transfer completed, clear any pending request */
  313. reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  314. nbytes = (bitlen + 7) / 8;
  315. cnt = nbytes % 32;
  316. if (bitlen % 32) {
  317. data = reg_read(&regs->rxdata);
  318. cnt = (bitlen % 32) / 8;
  319. data = cpu_to_be32(data) >> ((sizeof(data) - cnt) * 8);
  320. debug("SPI Rx unaligned: 0x%x\n", data);
  321. if (din) {
  322. memcpy(din, &data, cnt);
  323. din += cnt;
  324. }
  325. nbytes -= cnt;
  326. }
  327. while (nbytes > 0) {
  328. u32 tmp;
  329. tmp = reg_read(&regs->rxdata);
  330. data = cpu_to_be32(tmp);
  331. debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
  332. cnt = min(nbytes, sizeof(data));
  333. if (din) {
  334. memcpy(din, &data, cnt);
  335. din += cnt;
  336. }
  337. nbytes -= cnt;
  338. }
  339. return 0;
  340. }
  341. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  342. void *din, unsigned long flags)
  343. {
  344. int n_bytes = (bitlen + 7) / 8;
  345. int n_bits;
  346. int ret;
  347. u32 blk_size;
  348. u8 *p_outbuf = (u8 *)dout;
  349. u8 *p_inbuf = (u8 *)din;
  350. if (!slave)
  351. return -1;
  352. if (flags & SPI_XFER_BEGIN)
  353. spi_cs_activate(slave);
  354. while (n_bytes > 0) {
  355. if (n_bytes < MAX_SPI_BYTES)
  356. blk_size = n_bytes;
  357. else
  358. blk_size = MAX_SPI_BYTES;
  359. n_bits = blk_size * 8;
  360. ret = spi_xchg_single(slave, n_bits, p_outbuf, p_inbuf, 0);
  361. if (ret)
  362. return ret;
  363. if (dout)
  364. p_outbuf += blk_size;
  365. if (din)
  366. p_inbuf += blk_size;
  367. n_bytes -= blk_size;
  368. }
  369. if (flags & SPI_XFER_END) {
  370. spi_cs_deactivate(slave);
  371. }
  372. return 0;
  373. }
  374. void spi_init(void)
  375. {
  376. }
  377. static int decode_cs(struct mxc_spi_slave *mxcs, unsigned int cs)
  378. {
  379. int ret;
  380. /*
  381. * Some SPI devices require active chip-select over multiple
  382. * transactions, we achieve this using a GPIO. Still, the SPI
  383. * controller has to be configured to use one of its own chipselects.
  384. * To use this feature you have to call spi_setup_slave() with
  385. * cs = internal_cs | (gpio << 8), and you have to use some unused
  386. * on this SPI controller cs between 0 and 3.
  387. */
  388. if (cs > 3) {
  389. mxcs->gpio = cs >> 8;
  390. cs &= 3;
  391. ret = mxc_gpio_direction(mxcs->gpio, OUT);
  392. if (ret) {
  393. printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
  394. return -EINVAL;
  395. }
  396. } else {
  397. mxcs->gpio = -1;
  398. }
  399. return cs;
  400. }
  401. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  402. unsigned int max_hz, unsigned int mode)
  403. {
  404. struct mxc_spi_slave *mxcs;
  405. int ret;
  406. if (bus >= ARRAY_SIZE(spi_bases))
  407. return NULL;
  408. mxcs = malloc(sizeof(struct mxc_spi_slave));
  409. if (!mxcs) {
  410. puts("mxc_spi: SPI Slave not allocated !\n");
  411. return NULL;
  412. }
  413. ret = decode_cs(mxcs, cs);
  414. if (ret < 0) {
  415. free(mxcs);
  416. return NULL;
  417. }
  418. cs = ret;
  419. mxcs->slave.bus = bus;
  420. mxcs->slave.cs = cs;
  421. mxcs->base = spi_bases[bus];
  422. mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
  423. ret = spi_cfg_mxc(mxcs, cs, max_hz, mode);
  424. if (ret) {
  425. printf("mxc_spi: cannot setup SPI controller\n");
  426. free(mxcs);
  427. return NULL;
  428. }
  429. return &mxcs->slave;
  430. }
  431. void spi_free_slave(struct spi_slave *slave)
  432. {
  433. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  434. free(mxcs);
  435. }
  436. int spi_claim_bus(struct spi_slave *slave)
  437. {
  438. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  439. struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
  440. reg_write(&regs->rxdata, 1);
  441. udelay(1);
  442. reg_write(&regs->ctrl, mxcs->ctrl_reg);
  443. reg_write(&regs->period, MXC_CSPIPERIOD_32KHZ);
  444. reg_write(&regs->intr, 0);
  445. return 0;
  446. }
  447. void spi_release_bus(struct spi_slave *slave)
  448. {
  449. /* TODO: Shut the controller down */
  450. }