cpu_init_early.c 2.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /*
  2. * Copyright 2009 Freescale Semiconductor, Inc
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <common.h>
  20. #include <asm/processor.h>
  21. #include <asm/mmu.h>
  22. #include <asm/fsl_law.h>
  23. DECLARE_GLOBAL_DATA_PTR;
  24. /* We run cpu_init_early_f in AS = 1 */
  25. void cpu_init_early_f(void)
  26. {
  27. u32 mas0, mas1, mas2, mas3, mas7;
  28. int i;
  29. /* Pointer is writable since we allocated a register for it */
  30. gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
  31. /*
  32. * Clear initial global data
  33. * we don't use memset so we can share this code with NAND_SPL
  34. */
  35. for (i = 0; i < sizeof(gd_t); i++)
  36. ((char *)gd)[i] = 0;
  37. mas0 = MAS0_TLBSEL(0) | MAS0_ESEL(0);
  38. mas1 = MAS1_VALID | MAS1_TID(0) | MAS1_TS | MAS1_TSIZE(BOOKE_PAGESZ_4K);
  39. mas2 = FSL_BOOKE_MAS2(CONFIG_SYS_CCSRBAR, MAS2_I|MAS2_G);
  40. mas3 = FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS, 0, MAS3_SW|MAS3_SR);
  41. mas7 = FSL_BOOKE_MAS7(CONFIG_SYS_CCSRBAR_PHYS);
  42. write_tlb(mas0, mas1, mas2, mas3, mas7);
  43. /* set up CCSR if we want it moved */
  44. #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR_PHYS)
  45. {
  46. u32 temp;
  47. volatile u32 *ccsr_virt =
  48. (volatile u32 *)(CONFIG_SYS_CCSRBAR + 0x1000);
  49. mas0 = MAS0_TLBSEL(0) | MAS0_ESEL(1);
  50. /* mas1 is the same as above */
  51. mas2 = FSL_BOOKE_MAS2((u32)ccsr_virt, MAS2_I|MAS2_G);
  52. mas3 = FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_DEFAULT, 0,
  53. MAS3_SW|MAS3_SR);
  54. mas7 = FSL_BOOKE_MAS7(CONFIG_SYS_CCSRBAR_DEFAULT);
  55. write_tlb(mas0, mas1, mas2, mas3, mas7);
  56. temp = in_be32(ccsr_virt);
  57. out_be32(ccsr_virt, CONFIG_SYS_CCSRBAR_PHYS >> 12);
  58. temp = in_be32((volatile u32 *)CONFIG_SYS_CCSRBAR);
  59. }
  60. #endif
  61. init_laws();
  62. invalidate_tlb(0);
  63. init_tlbs();
  64. }