socrates.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. /*
  2. * (C) Copyright 2008
  3. * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
  4. *
  5. * Wolfgang Denk <wd@denx.de>
  6. * Copyright 2004 Freescale Semiconductor.
  7. * (C) Copyright 2002,2003 Motorola,Inc.
  8. * Xianghua Xiao <X.Xiao@motorola.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * Socrates
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /* High Level Configuration Options */
  34. #define CONFIG_BOOKE 1 /* BOOKE */
  35. #define CONFIG_E500 1 /* BOOKE e500 family */
  36. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
  37. #define CONFIG_MPC8544 1
  38. #define CONFIG_SOCRATES 1
  39. #define CONFIG_PCI
  40. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  41. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  42. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  43. /*
  44. * Only possible on E500 Version 2 or newer cores.
  45. */
  46. #define CONFIG_ENABLE_36BIT_PHYS 1
  47. /*
  48. * sysclk for MPC85xx
  49. *
  50. * Two valid values are:
  51. * 33000000
  52. * 66000000
  53. *
  54. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  55. * is likely the desired value here, so that is now the default.
  56. * The board, however, can run at 66MHz. In any event, this value
  57. * must match the settings of some switches. Details can be found
  58. * in the README.mpc85xxads.
  59. */
  60. #ifndef CONFIG_SYS_CLK_FREQ
  61. #define CONFIG_SYS_CLK_FREQ 66666666
  62. #endif
  63. /*
  64. * These can be toggled for performance analysis, otherwise use default.
  65. */
  66. #define CONFIG_L2_CACHE /* toggle L2 cache */
  67. #define CONFIG_BTB /* toggle branch predition */
  68. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  69. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  70. #undef CFG_DRAM_TEST /* memory test, takes time */
  71. #define CFG_MEMTEST_START 0x00000000
  72. #define CFG_MEMTEST_END 0x10000000
  73. /*
  74. * Base addresses -- Note these are effective addresses where the
  75. * actual resources get mapped (not physical addresses)
  76. */
  77. #define CFG_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
  78. #define CFG_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
  79. #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
  80. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  81. /*
  82. * DDR Setup
  83. */
  84. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  85. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  86. #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
  87. /* Hardcoded values, to use instead of SPD */
  88. #define CFG_DDR_CS0_BNDS 0x0000000f
  89. #define CFG_DDR_CS0_CONFIG 0x80010102
  90. #define CFG_DDR_TIMING_0 0x00260802
  91. #define CFG_DDR_TIMING_1 0x3935D322
  92. #define CFG_DDR_TIMING_2 0x14904CC8
  93. #define CFG_DDR_MODE 0x00480432
  94. #define CFG_DDR_INTERVAL 0x030C0100
  95. #define CFG_DDR_CONFIG_2 0x04400000
  96. #define CFG_DDR_CONFIG 0xC3008000
  97. #define CFG_DDR_CLK_CONTROL 0x03800000
  98. #define CFG_SDRAM_SIZE 256 /* in Megs */
  99. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for DDR setup*/
  100. #define SPD_EEPROM_ADDRESS 0x50 /* DDR DIMM */
  101. #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
  102. /*
  103. * Flash on the Local Bus
  104. */
  105. /*
  106. * Flash on the LocalBus
  107. */
  108. #define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
  109. #define CFG_FLASH0 0xFE000000
  110. #define CFG_FLASH1 0xFC000000
  111. #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
  112. #define CFG_LBC_FLASH_BASE CFG_FLASH1 /* Localbus flash start */
  113. #define CFG_FLASH_BASE CFG_LBC_FLASH_BASE /* start of FLASH */
  114. #define CFG_BR0_PRELIM 0xfe001001 /* port size 16bit */
  115. #define CFG_OR0_PRELIM 0xfe000ff7 /* 32MB Flash */
  116. #define CFG_BR1_PRELIM 0xfc001001 /* port size 16bit */
  117. #define CFG_OR1_PRELIM 0xfe000ff7 /* 32MB Flash */
  118. #define CFG_FLASH_CFI /* flash is CFI compat. */
  119. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver*/
  120. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  121. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  122. #define CFG_MAX_FLASH_SECT 256 /* sectors per device */
  123. #undef CFG_FLASH_CHECKSUM
  124. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  125. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  126. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  127. #define CFG_LBC_LCRR 0x00030008 /* LB clock ratio reg */
  128. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  129. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  130. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
  131. #define CONFIG_L1_INIT_RAM
  132. #define CFG_INIT_RAM_LOCK 1
  133. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  134. #define CFG_INIT_RAM_END 0x4000 /* End used area in RAM */
  135. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data*/
  136. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  137. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  138. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256kB for Mon*/
  139. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  140. /* Serial Port */
  141. #define CONFIG_CONS_INDEX 1
  142. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  143. #define CFG_NS16550
  144. #define CFG_NS16550_SERIAL
  145. #define CFG_NS16550_REG_SIZE 1
  146. #define CFG_NS16550_CLK get_bus_freq(0)
  147. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  148. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  149. #define CONFIG_BAUDRATE 115200
  150. #define CFG_BAUDRATE_TABLE \
  151. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  152. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  153. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  154. #ifdef CFG_HUSH_PARSER
  155. #define CFG_PROMPT_HUSH_PS2 "> "
  156. #endif
  157. /*
  158. * I2C
  159. */
  160. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  161. #define CONFIG_HARD_I2C /* I2C with hardware support */
  162. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  163. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  164. #define CFG_I2C_SLAVE 0x7F
  165. #define CFG_I2C_NOPROBES {0x48} /* Don't probe these addrs */
  166. #define CFG_I2C_OFFSET 0x3000
  167. /* I2C RTC */
  168. #define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */
  169. #define CFG_I2C_RTC_ADDR 0x32 /* at address 0x32 */
  170. /* I2C temp sensor */
  171. /* Socrates uses Maxim's DS75, which is compatible with LM75 */
  172. #define CONFIG_DTT_LM75 1
  173. #define CONFIG_DTT_SENSORS {4} /* Sensor addresses */
  174. #define CFG_DTT_MAX_TEMP 125
  175. #define CFG_DTT_LOW_TEMP -55
  176. #define CFG_DTT_HYSTERESIS 3
  177. #define CFG_EEPROM_PAGE_WRITE_ENABLE /* necessary for the LM75 chip */
  178. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  179. /* RapidIO MMU */
  180. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  181. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  182. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  183. /*
  184. * General PCI
  185. * Memory space is mapped 1-1.
  186. */
  187. #define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */
  188. /* PCI is clocked by the external source at 33 MHz */
  189. #define CONFIG_PCI_CLK_FREQ 33000000
  190. #define CFG_PCI1_MEM_BASE 0x80000000
  191. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  192. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  193. #define CFG_PCI1_IO_BASE 0xE2000000
  194. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  195. #define CFG_PCI1_IO_SIZE 0x01000000 /* 16M */
  196. #if defined(CONFIG_PCI)
  197. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  198. #define CONFIG_EEPRO100
  199. #undef CONFIG_TULIP
  200. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  201. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  202. #endif /* CONFIG_PCI */
  203. #define CONFIG_NET_MULTI 1
  204. #define CONFIG_MII 1 /* MII PHY management */
  205. #define CONFIG_TSEC1 1
  206. #define CONFIG_TSEC1_NAME "TSEC0"
  207. #define CONFIG_TSEC3 1
  208. #define CONFIG_TSEC3_NAME "TSEC1"
  209. #undef CONFIG_MPC85XX_FEC
  210. #define TSEC1_PHY_ADDR 0
  211. #define TSEC3_PHY_ADDR 1
  212. #define TSEC1_PHYIDX 0
  213. #define TSEC3_PHYIDX 0
  214. #define TSEC1_FLAGS TSEC_GIGABIT
  215. #define TSEC3_FLAGS TSEC_GIGABIT
  216. /* Options are: TSEC[0,1] */
  217. #define CONFIG_ETHPRIME "TSEC0"
  218. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  219. #define CONFIG_HAS_ETH0
  220. #define CONFIG_HAS_ETH1
  221. /*
  222. * Environment
  223. */
  224. #define CFG_ENV_IS_IN_FLASH 1
  225. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  226. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
  227. #define CFG_ENV_SIZE 0x4000
  228. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  229. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  230. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  231. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  232. #define CONFIG_TIMESTAMP /* Print image info with ts */
  233. /*
  234. * BOOTP options
  235. */
  236. #define CONFIG_BOOTP_BOOTFILESIZE
  237. #define CONFIG_BOOTP_BOOTPATH
  238. #define CONFIG_BOOTP_GATEWAY
  239. #define CONFIG_BOOTP_HOSTNAME
  240. /*
  241. * Command line configuration.
  242. */
  243. #include <config_cmd_default.h>
  244. #define CONFIG_CMD_DATE
  245. #define CONFIG_CMD_DHCP
  246. #define CONFIG_CMD_DTT
  247. #undef CONFIG_CMD_EEPROM
  248. #define CONFIG_CMD_I2C
  249. #define CONFIG_CMD_MII
  250. #define CONFIG_CMD_NFS
  251. #define CONFIG_CMD_PING
  252. #define CONFIG_CMD_SNTP
  253. #define CONFIG_CMD_USB
  254. #if defined(CONFIG_PCI)
  255. #define CONFIG_CMD_PCI
  256. #endif
  257. #undef CONFIG_WATCHDOG /* watchdog disabled */
  258. /*
  259. * Miscellaneous configurable options
  260. */
  261. #define CFG_LONGHELP /* undef to save memory */
  262. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  263. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  264. #if defined(CONFIG_CMD_KGDB)
  265. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  266. #else
  267. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  268. #endif
  269. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buf Size */
  270. #define CFG_MAXARGS 16 /* max number of command args */
  271. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  272. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  273. /*
  274. * For booting Linux, the board info and command line data
  275. * have to be in the first 8 MB of memory, since this is
  276. * the maximum mapped by the Linux kernel during initialization.
  277. */
  278. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  279. /*
  280. * Internal Definitions
  281. *
  282. * Boot Flags
  283. */
  284. #define BOOTFLAG_COLD 0x01 /* Power-On: Boot from FLASH */
  285. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  286. #if defined(CONFIG_CMD_KGDB)
  287. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
  288. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  289. #endif
  290. #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
  291. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  292. #define CONFIG_PREBOOT "echo;" \
  293. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  294. "echo"
  295. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  296. #define CONFIG_EXTRA_ENV_SETTINGS \
  297. "bootfile=$hostname/uImage\0" \
  298. "netdev=eth0\0" \
  299. "consdev=ttyS0\0" \
  300. "hostname=socrates\0" \
  301. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  302. "nfsroot=$serverip:$rootpath\0" \
  303. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  304. "addip=setenv bootargs $bootargs " \
  305. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  306. ":$hostname:$netdev:off panic=1\0" \
  307. "addcons=setenv bootargs $bootargs " \
  308. "console=$consdev,$baudrate\0" \
  309. "flash_self=run ramargs addip addcons;" \
  310. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  311. "flash_nfs=run nfsargs addip addcons;" \
  312. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  313. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  314. "tftp ${fdt_addr_r} ${fdt_file}; " \
  315. "run nfsargs addip addcons;" \
  316. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  317. "fdt_file=$hostname/socrates.dtb\0" \
  318. "fdt_addr_r=B00000\0" \
  319. "fdt_addr=FC1E0000\0" \
  320. "rootpath=/opt/eldk/ppc_85xx\0" \
  321. "kernel_addr=FC000000\0" \
  322. "kernel_addr_r=200000\0" \
  323. "ramdisk_addr=FC200000\0" \
  324. "ramdisk_addr_r=400000\0" \
  325. "load=tftp 100000 $hostname/u-boot.bin\0" \
  326. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  327. "cp.b 100000 fffc0000 40000;" \
  328. "setenv filesize;saveenv\0" \
  329. "upd=run load update\0" \
  330. ""
  331. #define CONFIG_BOOTCOMMAND "run flash_self"
  332. /* pass open firmware flat tree */
  333. #define CONFIG_OF_LIBFDT 1
  334. #define CONFIG_OF_BOARD_SETUP 1
  335. /* USB support */
  336. #define CONFIG_USB_OHCI_NEW 1
  337. #define CONFIG_PCI_OHCI 1
  338. #define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */
  339. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  340. #define CFG_USB_OHCI_SLOT_NAME "ohci_pci"
  341. #define CFG_OHCI_SWAP_REG_ACCESS 1
  342. #define CONFIG_DOS_PARTITION 1
  343. #define CONFIG_USB_STORAGE 1
  344. #endif /* __CONFIG_H */