m28evk.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  3. * on behalf of DENX Software Engineering GmbH
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #ifndef __M28_H__
  21. #define __M28_H__
  22. #include <asm/arch/regs-base.h>
  23. /*
  24. * SoC configurations
  25. */
  26. #define CONFIG_MX28 /* i.MX28 SoC */
  27. #define CONFIG_MXS_GPIO /* GPIO control */
  28. #define CONFIG_SYS_HZ 1000 /* Ticks per second */
  29. /*
  30. * Define M28EVK machine type by hand until it lands in mach-types
  31. */
  32. #define MACH_TYPE_M28EVK 3613
  33. #define CONFIG_MACH_TYPE MACH_TYPE_M28EVK
  34. #define CONFIG_SYS_NO_FLASH
  35. #define CONFIG_SYS_ICACHE_OFF
  36. #define CONFIG_SYS_DCACHE_OFF
  37. #define CONFIG_BOARD_EARLY_INIT_F
  38. #define CONFIG_ARCH_CPU_INIT
  39. #define CONFIG_ARCH_MISC_INIT
  40. /*
  41. * SPL
  42. */
  43. #define CONFIG_SPL
  44. #define CONFIG_SPL_NO_CPU_SUPPORT_CODE
  45. #define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/mx28"
  46. #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/arm926ejs/mx28/u-boot-spl.lds"
  47. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  48. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  49. /*
  50. * U-Boot Commands
  51. */
  52. #include <config_cmd_default.h>
  53. #define CONFIG_DISPLAY_CPUINFO
  54. #define CONFIG_DOS_PARTITION
  55. #define CONFIG_CMD_CACHE
  56. #define CONFIG_CMD_DATE
  57. #define CONFIG_CMD_DHCP
  58. #define CONFIG_CMD_EEPROM
  59. #define CONFIG_CMD_EXT2
  60. #define CONFIG_CMD_FAT
  61. #define CONFIG_CMD_GPIO
  62. #define CONFIG_CMD_I2C
  63. #define CONFIG_CMD_MII
  64. #define CONFIG_CMD_MMC
  65. #define CONFIG_CMD_NAND
  66. #define CONFIG_CMD_NET
  67. #define CONFIG_CMD_NFS
  68. #define CONFIG_CMD_PING
  69. #define CONFIG_CMD_SETEXPR
  70. #define CONFIG_CMD_SF
  71. #define CONFIG_CMD_SPI
  72. #define CONFIG_CMD_USB
  73. /*
  74. * Memory configurations
  75. */
  76. #define CONFIG_NR_DRAM_BANKS 1 /* 1 bank of DRAM */
  77. #define PHYS_SDRAM_1 0x40000000 /* Base address */
  78. #define PHYS_SDRAM_1_SIZE 0x40000000 /* Max 1 GB RAM */
  79. #define CONFIG_STACKSIZE 0x00010000 /* 128 KB stack */
  80. #define CONFIG_SYS_MALLOC_LEN 0x00400000 /* 4 MB for malloc */
  81. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* Initial data */
  82. #define CONFIG_SYS_MEMTEST_START 0x40000000 /* Memtest start adr */
  83. #define CONFIG_SYS_MEMTEST_END 0x40400000 /* 4 MB RAM test */
  84. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  85. /* Point initial SP in SRAM so SPL can use it too. */
  86. #define CONFIG_SYS_INIT_RAM_ADDR 0x00000000
  87. #define CONFIG_SYS_INIT_RAM_SIZE (128 * 1024)
  88. #define CONFIG_SYS_INIT_SP_OFFSET \
  89. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  90. #define CONFIG_SYS_INIT_SP_ADDR \
  91. (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
  92. /*
  93. * We need to sacrifice first 4 bytes of RAM here to avoid triggering some
  94. * strange BUG in ROM corrupting first 4 bytes of RAM when loading U-Boot
  95. * binary. In case there was more of this mess, 0x100 bytes are skipped.
  96. */
  97. #define CONFIG_SYS_TEXT_BASE 0x40000100
  98. /*
  99. * U-Boot general configurations
  100. */
  101. #define CONFIG_SYS_LONGHELP
  102. #define CONFIG_SYS_PROMPT "=> "
  103. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
  104. #define CONFIG_SYS_PBSIZE \
  105. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  106. /* Print buffer size */
  107. #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
  108. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  109. /* Boot argument buffer size */
  110. #define CONFIG_VERSION_VARIABLE /* U-BOOT version */
  111. #define CONFIG_AUTO_COMPLETE /* Command auto complete */
  112. #define CONFIG_CMDLINE_EDITING /* Command history etc */
  113. #define CONFIG_SYS_HUSH_PARSER
  114. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  115. /*
  116. * Serial Driver
  117. */
  118. #define CONFIG_PL011_SERIAL
  119. #define CONFIG_PL011_CLOCK 24000000
  120. #define CONFIG_PL01x_PORTS { (void *)MXS_UARTDBG_BASE }
  121. #define CONFIG_CONS_INDEX 0
  122. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  123. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  124. /*
  125. * MMC Driver
  126. */
  127. #ifdef CONFIG_CMD_MMC
  128. #define CONFIG_MMC
  129. #define CONFIG_MMC_BOUNCE_BUFFER
  130. #define CONFIG_GENERIC_MMC
  131. #define CONFIG_MXS_MMC
  132. #endif
  133. /*
  134. * NAND
  135. */
  136. #define CONFIG_ENV_SIZE (16 * 1024)
  137. #ifdef CONFIG_CMD_NAND
  138. #define CONFIG_NAND_MXS
  139. #define CONFIG_APBH_DMA
  140. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  141. #define CONFIG_SYS_NAND_BASE 0x60000000
  142. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  143. /* Environment is in NAND */
  144. #define CONFIG_ENV_IS_IN_NAND
  145. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  146. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  147. #define CONFIG_ENV_RANGE (512 * 1024)
  148. #define CONFIG_ENV_OFFSET 0x300000
  149. #define CONFIG_ENV_OFFSET_REDUND \
  150. (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
  151. #define CONFIG_CMD_UBI
  152. #define CONFIG_CMD_UBIFS
  153. #define CONFIG_CMD_MTDPARTS
  154. #define CONFIG_RBTREE
  155. #define CONFIG_LZO
  156. #define CONFIG_MTD_DEVICE
  157. #define CONFIG_MTD_PARTITIONS
  158. #define MTDIDS_DEFAULT "nand0=gpmi-nand.0"
  159. #define MTDPARTS_DEFAULT \
  160. "mtdparts=gpmi-nand.0:" \
  161. "3m(bootloader)ro," \
  162. "512k(environment)," \
  163. "512k(redundant-environment)," \
  164. "4m(kernel)," \
  165. "-(filesystem)"
  166. #else
  167. #define CONFIG_ENV_IS_NOWHERE
  168. #endif
  169. /*
  170. * Ethernet on SOC (FEC)
  171. */
  172. #ifdef CONFIG_CMD_NET
  173. #define CONFIG_ETHPRIME "FEC0"
  174. #define CONFIG_FEC_MXC
  175. #define CONFIG_FEC_MXC_MULTI
  176. #define CONFIG_MII
  177. #define CONFIG_DISCOVER_PHY
  178. #define CONFIG_FEC_XCV_TYPE RMII
  179. #endif
  180. /*
  181. * I2C
  182. */
  183. #ifdef CONFIG_CMD_I2C
  184. #define CONFIG_I2C_MXS
  185. #define CONFIG_HARD_I2C
  186. #define CONFIG_SYS_I2C_SPEED 400000
  187. #endif
  188. /*
  189. * EEPROM
  190. */
  191. #ifdef CONFIG_CMD_EEPROM
  192. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  193. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  194. #endif
  195. /*
  196. * RTC
  197. */
  198. #ifdef CONFIG_CMD_DATE
  199. /* Use the internal RTC in the MXS chip */
  200. #define CONFIG_RTC_INTERNAL
  201. #ifdef CONFIG_RTC_INTERNAL
  202. #define CONFIG_RTC_MXS
  203. #else
  204. #define CONFIG_RTC_M41T62
  205. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  206. #define CONFIG_SYS_M41T11_BASE_YEAR 2000
  207. #endif
  208. #endif
  209. /*
  210. * USB
  211. */
  212. #ifdef CONFIG_CMD_USB
  213. #define CONFIG_USB_EHCI
  214. #define CONFIG_USB_EHCI_MXS
  215. #define CONFIG_EHCI_MXS_PORT 1
  216. #define CONFIG_EHCI_IS_TDI
  217. #define CONFIG_USB_STORAGE
  218. #endif
  219. /*
  220. * SPI
  221. */
  222. #ifdef CONFIG_CMD_SPI
  223. #define CONFIG_HARD_SPI
  224. #define CONFIG_MXS_SPI
  225. #define CONFIG_SPI_HALF_DUPLEX
  226. #define CONFIG_DEFAULT_SPI_BUS 2
  227. #define CONFIG_DEFAULT_SPI_MODE SPI_MODE_0
  228. /* SPI FLASH */
  229. #ifdef CONFIG_CMD_SF
  230. #define CONFIG_SPI_FLASH
  231. #define CONFIG_SPI_FLASH_STMICRO
  232. #define CONFIG_SF_DEFAULT_CS 2
  233. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  234. #define CONFIG_SF_DEFAULT_SPEED 24000000
  235. #define CONFIG_ENV_SPI_CS 0
  236. #define CONFIG_ENV_SPI_BUS 2
  237. #define CONFIG_ENV_SPI_MAX_HZ 24000000
  238. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  239. #endif
  240. #endif
  241. /*
  242. * Boot Linux
  243. */
  244. #define CONFIG_CMDLINE_TAG
  245. #define CONFIG_SETUP_MEMORY_TAGS
  246. #define CONFIG_BOOTDELAY 3
  247. #define CONFIG_BOOTFILE "uImage"
  248. #define CONFIG_BOOTARGS "console=ttyAM0,115200n8 "
  249. #define CONFIG_BOOTCOMMAND "run bootcmd_net"
  250. #define CONFIG_LOADADDR 0x42000000
  251. #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
  252. /*
  253. * Extra Environments
  254. */
  255. #define CONFIG_EXTRA_ENV_SETTINGS \
  256. "update_nand_full_filename=u-boot.nand\0" \
  257. "update_nand_firmware_filename=u-boot.sb\0" \
  258. "update_nand_firmware_maxsz=0x100000\0" \
  259. "update_nand_stride=0x40\0" /* MX28 datasheet ch. 12.12 */ \
  260. "update_nand_count=0x4\0" /* MX28 datasheet ch. 12.12 */ \
  261. "update_nand_get_fcb_size=" /* Get size of FCB blocks */ \
  262. "nand device 0 ; " \
  263. "nand info ; " \
  264. "setexpr fcb_sz ${update_nand_stride} * ${update_nand_count};" \
  265. "setexpr update_nand_fcb ${fcb_sz} * ${nand_writesize}\0" \
  266. "update_nand_full=" /* Update FCB, DBBT and FW */ \
  267. "if tftp ${update_nand_full_filename} ; then " \
  268. "run update_nand_get_fcb_size ; " \
  269. "nand scrub -y 0x0 ${filesize} ; " \
  270. "nand write.raw ${loadaddr} 0x0 ${update_nand_fcb} ; " \
  271. "setexpr update_off ${loadaddr} + ${update_nand_fcb} ; " \
  272. "setexpr update_sz ${filesize} - ${update_nand_fcb} ; " \
  273. "nand write ${update_off} ${update_nand_fcb} ${update_sz} ; " \
  274. "fi\0" \
  275. "update_nand_firmware=" /* Update only firmware */ \
  276. "if tftp ${update_nand_firmware_filename} ; then " \
  277. "run update_nand_get_fcb_size ; " \
  278. "setexpr fcb_sz ${update_nand_fcb} * 2 ; " /* FCB + DBBT */ \
  279. "setexpr fw_sz ${update_nand_firmware_maxsz} * 2 ; " \
  280. "setexpr fw_off ${fcb_sz} + ${update_nand_firmware_maxsz};" \
  281. "nand erase ${fcb_sz} ${fw_sz} ; " \
  282. "nand write ${loadaddr} ${fcb_sz} ${filesize} ; " \
  283. "nand write ${loadaddr} ${fw_off} ${filesize} ; " \
  284. "fi\0"
  285. #endif /* __M28_H__ */