ddr.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <hwconfig.h>
  11. #include <asm/mmu.h>
  12. #include <asm/fsl_ddr_sdram.h>
  13. #include <asm/fsl_ddr_dimm_params.h>
  14. #include <asm/fsl_law.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. /*
  17. * Fixed sdram init -- doesn't use serial presence detect.
  18. */
  19. extern fixed_ddr_parm_t fixed_ddr_parm_0[];
  20. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  21. extern fixed_ddr_parm_t fixed_ddr_parm_1[];
  22. #endif
  23. phys_size_t fixed_sdram(void)
  24. {
  25. int i;
  26. char buf[32];
  27. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  28. phys_size_t ddr_size;
  29. unsigned int lawbar1_target_id;
  30. ulong ddr_freq, ddr_freq_mhz;
  31. ddr_freq = get_ddr_freq(0);
  32. ddr_freq_mhz = ddr_freq / 1000000;
  33. printf("Configuring DDR for %s MT/s data rate\n",
  34. strmhz(buf, ddr_freq));
  35. for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
  36. if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
  37. (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
  38. memcpy(&ddr_cfg_regs,
  39. fixed_ddr_parm_0[i].ddr_settings,
  40. sizeof(ddr_cfg_regs));
  41. break;
  42. }
  43. }
  44. if (fixed_ddr_parm_0[i].max_freq == 0)
  45. panic("Unsupported DDR data rate %s MT/s data rate\n",
  46. strmhz(buf, ddr_freq));
  47. ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  48. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  49. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
  50. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  51. memcpy(&ddr_cfg_regs,
  52. fixed_ddr_parm_1[i].ddr_settings,
  53. sizeof(ddr_cfg_regs));
  54. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  55. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 1);
  56. #endif
  57. /*
  58. * setup laws for DDR. If not interleaving, presuming half memory on
  59. * DDR1 and the other half on DDR2
  60. */
  61. if (fixed_ddr_parm_0[i].ddr_settings->cs[0].config & 0x20000000) {
  62. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  63. ddr_size,
  64. LAW_TRGT_IF_DDR_INTRLV) < 0) {
  65. printf("ERROR setting Local Access Windows for DDR\n");
  66. return 0;
  67. }
  68. } else {
  69. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  70. /* We require both controllers have identical DIMMs */
  71. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  72. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  73. ddr_size / 2,
  74. lawbar1_target_id) < 0) {
  75. printf("ERROR setting Local Access Windows for DDR\n");
  76. return 0;
  77. }
  78. lawbar1_target_id = LAW_TRGT_IF_DDR_2;
  79. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE + ddr_size / 2,
  80. ddr_size / 2,
  81. lawbar1_target_id) < 0) {
  82. printf("ERROR setting Local Access Windows for DDR\n");
  83. return 0;
  84. }
  85. #else
  86. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  87. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  88. ddr_size,
  89. lawbar1_target_id) < 0) {
  90. printf("ERROR setting Local Access Windows for DDR\n");
  91. return 0;
  92. }
  93. #endif
  94. }
  95. return ddr_size;
  96. }
  97. typedef struct {
  98. u32 datarate_mhz_low;
  99. u32 datarate_mhz_high;
  100. u32 n_ranks;
  101. u32 clk_adjust;
  102. u32 wrlvl_start;
  103. u32 cpo;
  104. u32 write_data_delay;
  105. u32 force_2T;
  106. } board_specific_parameters_t;
  107. const board_specific_parameters_t board_specific_parameters_udimm[][30] = {
  108. {
  109. /*
  110. * memory controller 0
  111. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  112. * mhz| mhz|ranks|adjst| start | |delay |
  113. */
  114. { 0, 850, 4, 4, 6, 0xff, 2, 0},
  115. {851, 950, 4, 5, 7, 0xff, 2, 0},
  116. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  117. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  118. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  119. {1351, 1666, 4, 5, 12, 0xff, 2, 0},
  120. { 0, 850, 2, 5, 6, 0xff, 2, 0},
  121. {851, 950, 2, 5, 7, 0xff, 2, 0},
  122. {951, 1050, 2, 5, 7, 0xff, 2, 0},
  123. {1051, 1250, 2, 4, 6, 0xff, 2, 0},
  124. {1251, 1350, 2, 5, 7, 0xff, 2, 0},
  125. {1351, 1666, 2, 5, 8, 0xff, 2, 0},
  126. { 0, 850, 1, 4, 5, 0xff, 2, 0},
  127. {851, 950, 1, 4, 7, 0xff, 2, 0},
  128. {951, 1050, 1, 4, 8, 0xff, 2, 0},
  129. {1051, 1250, 1, 4, 8, 0xff, 2, 0},
  130. {1251, 1350, 1, 4, 8, 0xff, 2, 0},
  131. {1351, 1666, 1, 4, 8, 0xff, 2, 0},
  132. },
  133. {
  134. /*
  135. * memory controller 1
  136. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  137. * mhz| mhz|ranks|adjst| start | |delay |
  138. */
  139. { 0, 850, 4, 4, 6, 0xff, 2, 0},
  140. {851, 950, 4, 5, 7, 0xff, 2, 0},
  141. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  142. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  143. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  144. {1351, 1666, 4, 5, 12, 0xff, 2, 0},
  145. { 0, 850, 2, 5, 6, 0xff, 2, 0},
  146. {851, 950, 2, 5, 7, 0xff, 2, 0},
  147. {951, 1050, 2, 5, 7, 0xff, 2, 0},
  148. {1051, 1250, 2, 4, 6, 0xff, 2, 0},
  149. {1251, 1350, 2, 5, 7, 0xff, 2, 0},
  150. {1351, 1666, 2, 5, 8, 0xff, 2, 0},
  151. { 0, 850, 1, 4, 5, 0xff, 2, 0},
  152. {851, 950, 1, 4, 7, 0xff, 2, 0},
  153. {951, 1050, 1, 4, 8, 0xff, 2, 0},
  154. {1051, 1250, 1, 4, 8, 0xff, 2, 0},
  155. {1251, 1350, 1, 4, 8, 0xff, 2, 0},
  156. {1351, 1666, 1, 4, 8, 0xff, 2, 0},
  157. }
  158. };
  159. const board_specific_parameters_t board_specific_parameters_rdimm[][30] = {
  160. {
  161. /*
  162. * memory controller 0
  163. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  164. * mhz| mhz|ranks|adjst| start | |delay |
  165. */
  166. { 0, 850, 4, 4, 6, 0xff, 2, 0},
  167. {851, 950, 4, 5, 7, 0xff, 2, 0},
  168. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  169. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  170. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  171. {1351, 1666, 4, 5, 12, 0xff, 2, 0},
  172. { 0, 850, 2, 4, 6, 0xff, 2, 0},
  173. {851, 950, 2, 4, 7, 0xff, 2, 0},
  174. {951, 1050, 2, 4, 7, 0xff, 2, 0},
  175. {1051, 1250, 2, 4, 8, 0xff, 2, 0},
  176. {1251, 1350, 2, 4, 8, 0xff, 2, 0},
  177. {1351, 1666, 2, 4, 8, 0xff, 2, 0},
  178. { 0, 850, 1, 4, 5, 0xff, 2, 0},
  179. {851, 950, 1, 4, 7, 0xff, 2, 0},
  180. {951, 1050, 1, 4, 8, 0xff, 2, 0},
  181. {1051, 1250, 1, 4, 8, 0xff, 2, 0},
  182. {1251, 1350, 1, 4, 8, 0xff, 2, 0},
  183. {1351, 1666, 1, 4, 8, 0xff, 2, 0},
  184. },
  185. {
  186. /*
  187. * memory controller 1
  188. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  189. * mhz| mhz|ranks|adjst| start | |delay |
  190. */
  191. { 0, 850, 4, 4, 6, 0xff, 2, 0},
  192. {851, 950, 4, 5, 7, 0xff, 2, 0},
  193. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  194. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  195. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  196. {1351, 1666, 4, 5, 12, 0xff, 2, 0},
  197. { 0, 850, 2, 4, 6, 0xff, 2, 0},
  198. {851, 950, 2, 4, 7, 0xff, 2, 0},
  199. {951, 1050, 2, 4, 7, 0xff, 2, 0},
  200. {1051, 1250, 2, 4, 8, 0xff, 2, 0},
  201. {1251, 1350, 2, 4, 8, 0xff, 2, 0},
  202. {1351, 1666, 2, 4, 8, 0xff, 2, 0},
  203. { 0, 850, 1, 4, 5, 0xff, 2, 0},
  204. {851, 950, 1, 4, 7, 0xff, 2, 0},
  205. {951, 1050, 1, 4, 8, 0xff, 2, 0},
  206. {1051, 1250, 1, 4, 8, 0xff, 2, 0},
  207. {1251, 1350, 1, 4, 8, 0xff, 2, 0},
  208. {1351, 1666, 1, 4, 8, 0xff, 2, 0},
  209. }
  210. };
  211. void fsl_ddr_board_options(memctl_options_t *popts,
  212. dimm_params_t *pdimm,
  213. unsigned int ctrl_num)
  214. {
  215. const board_specific_parameters_t *pbsp;
  216. u32 num_params;
  217. u32 i;
  218. ulong ddr_freq;
  219. if (popts->registered_dimm_en) {
  220. pbsp = &(board_specific_parameters_rdimm[ctrl_num][0]);
  221. num_params = sizeof(board_specific_parameters_rdimm[ctrl_num]) /
  222. sizeof(board_specific_parameters_rdimm[0][0]);
  223. } else {
  224. pbsp = &(board_specific_parameters_udimm[ctrl_num][0]);
  225. num_params = sizeof(board_specific_parameters_udimm[ctrl_num]) /
  226. sizeof(board_specific_parameters_udimm[0][0]);
  227. }
  228. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  229. * freqency and n_banks specified in board_specific_parameters table.
  230. */
  231. ddr_freq = get_ddr_freq(0) / 1000000;
  232. for (i = 0; i < num_params; i++) {
  233. if (ddr_freq >= pbsp->datarate_mhz_low &&
  234. ddr_freq <= pbsp->datarate_mhz_high &&
  235. pdimm[0].n_ranks == pbsp->n_ranks) {
  236. popts->cpo_override = pbsp->cpo;
  237. popts->write_data_delay = pbsp->write_data_delay;
  238. popts->clk_adjust = pbsp->clk_adjust;
  239. popts->wrlvl_start = pbsp->wrlvl_start;
  240. popts->twoT_en = pbsp->force_2T;
  241. break;
  242. }
  243. pbsp++;
  244. }
  245. if (i == num_params) {
  246. printf("Warning: board specific timing not found "
  247. "for data rate %lu MT/s!\n", ddr_freq);
  248. }
  249. /*
  250. * Factors to consider for half-strength driver enable:
  251. * - number of DIMMs installed
  252. */
  253. popts->half_strength_driver_enable = 0;
  254. /*
  255. * Write leveling override
  256. */
  257. popts->wrlvl_override = 1;
  258. popts->wrlvl_sample = 0xf;
  259. /*
  260. * Rtt and Rtt_WR override
  261. */
  262. popts->rtt_override = 0;
  263. /* Enable ZQ calibration */
  264. popts->zq_en = 1;
  265. /* DHC_EN =1, ODT = 60 Ohm */
  266. popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
  267. }
  268. phys_size_t initdram(int board_type)
  269. {
  270. phys_size_t dram_size;
  271. puts("Initializing....");
  272. if (fsl_use_spd()) {
  273. puts("using SPD\n");
  274. dram_size = fsl_ddr_sdram();
  275. } else {
  276. puts("using fixed parameters\n");
  277. dram_size = fixed_sdram();
  278. }
  279. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  280. dram_size *= 0x100000;
  281. debug(" DDR: ");
  282. return dram_size;
  283. }