generic.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * (C) Copyright 2009 DENX Software Engineering
  3. * Author: John Rigby <jrigby@gmail.com>
  4. *
  5. * Based on mx27/generic.c:
  6. * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
  7. * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <div64.h>
  26. #include <netdev.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/imx-regs.h>
  29. #include <asm/arch/clock.h>
  30. #ifdef CONFIG_FSL_ESDHC
  31. #include <fsl_esdhc.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #endif
  34. /*
  35. * get the system pll clock in Hz
  36. *
  37. * mfi + mfn / (mfd +1)
  38. * f = 2 * f_ref * --------------------
  39. * pd + 1
  40. */
  41. static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
  42. {
  43. unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT)
  44. & CCM_PLL_MFI_MASK;
  45. int mfn = (pll >> CCM_PLL_MFN_SHIFT)
  46. & CCM_PLL_MFN_MASK;
  47. unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT)
  48. & CCM_PLL_MFD_MASK;
  49. unsigned int pd = (pll >> CCM_PLL_PD_SHIFT)
  50. & CCM_PLL_PD_MASK;
  51. mfi = mfi <= 5 ? 5 : mfi;
  52. mfn = mfn >= 512 ? mfn - 1024 : mfn;
  53. mfd += 1;
  54. pd += 1;
  55. return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn),
  56. mfd * pd);
  57. }
  58. static ulong imx_get_mpllclk(void)
  59. {
  60. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  61. ulong fref = MXC_HCLK;
  62. return imx_decode_pll(readl(&ccm->mpctl), fref);
  63. }
  64. static ulong imx_get_armclk(void)
  65. {
  66. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  67. ulong cctl = readl(&ccm->cctl);
  68. ulong fref = imx_get_mpllclk();
  69. ulong div;
  70. if (cctl & CCM_CCTL_ARM_SRC)
  71. fref = lldiv((u64) fref * 3, 4);
  72. div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT)
  73. & CCM_CCTL_ARM_DIV_MASK) + 1;
  74. return fref / div;
  75. }
  76. static ulong imx_get_ahbclk(void)
  77. {
  78. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  79. ulong cctl = readl(&ccm->cctl);
  80. ulong fref = imx_get_armclk();
  81. ulong div;
  82. div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT)
  83. & CCM_CCTL_AHB_DIV_MASK) + 1;
  84. return fref / div;
  85. }
  86. static ulong imx_get_ipgclk(void)
  87. {
  88. return imx_get_ahbclk() / 2;
  89. }
  90. static ulong imx_get_perclk(int clk)
  91. {
  92. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  93. ulong fref = imx_get_ahbclk();
  94. ulong div;
  95. div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]);
  96. div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1;
  97. return fref / div;
  98. }
  99. unsigned int mxc_get_clock(enum mxc_clock clk)
  100. {
  101. if (clk >= MXC_CLK_NUM)
  102. return -1;
  103. switch (clk) {
  104. case MXC_ARM_CLK:
  105. return imx_get_armclk();
  106. case MXC_AHB_CLK:
  107. return imx_get_ahbclk();
  108. case MXC_IPG_CLK:
  109. case MXC_CSPI_CLK:
  110. case MXC_FEC_CLK:
  111. return imx_get_ipgclk();
  112. default:
  113. return imx_get_perclk(clk);
  114. }
  115. }
  116. u32 get_cpu_rev(void)
  117. {
  118. u32 srev;
  119. u32 system_rev = 0x25000;
  120. /* read SREV register from IIM module */
  121. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  122. srev = readl(&iim->iim_srev);
  123. switch (srev) {
  124. case 0x00:
  125. system_rev |= CHIP_REV_1_0;
  126. break;
  127. case 0x01:
  128. system_rev |= CHIP_REV_1_1;
  129. break;
  130. case 0x02:
  131. system_rev |= CHIP_REV_1_2;
  132. break;
  133. default:
  134. system_rev |= 0x8000;
  135. break;
  136. }
  137. return system_rev;
  138. }
  139. #if defined(CONFIG_DISPLAY_CPUINFO)
  140. static char *get_reset_cause(void)
  141. {
  142. /* read RCSR register from CCM module */
  143. struct ccm_regs *ccm =
  144. (struct ccm_regs *)IMX_CCM_BASE;
  145. u32 cause = readl(&ccm->rcsr) & 0x0f;
  146. if (cause == 0)
  147. return "POR";
  148. else if (cause == 1)
  149. return "RST";
  150. else if ((cause & 2) == 2)
  151. return "WDOG";
  152. else if ((cause & 4) == 4)
  153. return "SW RESET";
  154. else if ((cause & 8) == 8)
  155. return "JTAG";
  156. else
  157. return "unknown reset";
  158. }
  159. int print_cpuinfo(void)
  160. {
  161. char buf[32];
  162. u32 cpurev = get_cpu_rev();
  163. printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n",
  164. (cpurev & 0xF0) >> 4, (cpurev & 0x0F),
  165. ((cpurev & 0x8000) ? " unknown" : ""),
  166. strmhz(buf, imx_get_armclk()));
  167. printf("Reset cause: %s\n\n", get_reset_cause());
  168. return 0;
  169. }
  170. #endif
  171. void enable_caches(void)
  172. {
  173. #ifndef CONFIG_SYS_DCACHE_OFF
  174. /* Enable D-cache. I-cache is already enabled in start.S */
  175. dcache_enable();
  176. #endif
  177. }
  178. #if defined(CONFIG_FEC_MXC)
  179. /*
  180. * Initializes on-chip ethernet controllers.
  181. * to override, implement board_eth_init()
  182. */
  183. int cpu_eth_init(bd_t *bis)
  184. {
  185. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  186. ulong val;
  187. val = readl(&ccm->cgr0);
  188. val |= (1 << 23);
  189. writel(val, &ccm->cgr0);
  190. return fecmxc_initialize(bis);
  191. }
  192. #endif
  193. int get_clocks(void)
  194. {
  195. #ifdef CONFIG_FSL_ESDHC
  196. #if CONFIG_SYS_FSL_ESDHC_ADDR == IMX_MMC_SDHC2_BASE
  197. gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  198. #else
  199. gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
  200. #endif
  201. #endif
  202. return 0;
  203. }
  204. #ifdef CONFIG_FSL_ESDHC
  205. /*
  206. * Initializes on-chip MMC controllers.
  207. * to override, implement board_mmc_init()
  208. */
  209. int cpu_mmc_init(bd_t *bis)
  210. {
  211. return fsl_esdhc_mmc_init(bis);
  212. }
  213. #endif
  214. #ifdef CONFIG_FEC_MXC
  215. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  216. {
  217. int i;
  218. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  219. struct fuse_bank *bank = &iim->bank[0];
  220. struct fuse_bank0_regs *fuse =
  221. (struct fuse_bank0_regs *)bank->fuse_regs;
  222. for (i = 0; i < 6; i++)
  223. mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
  224. }
  225. #endif /* CONFIG_FEC_MXC */