corenet_ds.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. /*
  2. * Copyright 2009-2012 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * Corenet DS style board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #include "../board/freescale/common/ics307_clk.h"
  28. #ifdef CONFIG_RAMBOOT_PBL
  29. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  30. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  31. #define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg
  32. #if defined(CONFIG_P3041DS)
  33. #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg
  34. #elif defined(CONFIG_P4080DS)
  35. #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg
  36. #elif defined(CONFIG_P5020DS)
  37. #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg
  38. #endif
  39. #endif
  40. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  41. /* Set 1M boot space */
  42. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
  43. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
  44. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
  45. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  46. #define CONFIG_SYS_NO_FLASH
  47. #endif
  48. /* High Level Configuration Options */
  49. #define CONFIG_BOOKE
  50. #define CONFIG_E500 /* BOOKE e500 family */
  51. #define CONFIG_E500MC /* BOOKE e500mc family */
  52. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  53. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  54. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  55. #define CONFIG_MP /* support multiple processors */
  56. #ifndef CONFIG_SYS_TEXT_BASE
  57. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  58. #endif
  59. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  60. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  61. #endif
  62. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  63. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  64. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  65. #define CONFIG_PCI /* Enable PCI/PCIE */
  66. #define CONFIG_PCIE1 /* PCIE controler 1 */
  67. #define CONFIG_PCIE2 /* PCIE controler 2 */
  68. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  69. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  70. #define CONFIG_FSL_LAW /* Use common FSL init code */
  71. #define CONFIG_ENV_OVERWRITE
  72. #ifdef CONFIG_SYS_NO_FLASH
  73. #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
  74. #define CONFIG_ENV_IS_NOWHERE
  75. #endif
  76. #else
  77. #define CONFIG_FLASH_CFI_DRIVER
  78. #define CONFIG_SYS_FLASH_CFI
  79. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  80. #endif
  81. #if defined(CONFIG_SPIFLASH)
  82. #define CONFIG_SYS_EXTRA_ENV_RELOC
  83. #define CONFIG_ENV_IS_IN_SPI_FLASH
  84. #define CONFIG_ENV_SPI_BUS 0
  85. #define CONFIG_ENV_SPI_CS 0
  86. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  87. #define CONFIG_ENV_SPI_MODE 0
  88. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  89. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  90. #define CONFIG_ENV_SECT_SIZE 0x10000
  91. #elif defined(CONFIG_SDCARD)
  92. #define CONFIG_SYS_EXTRA_ENV_RELOC
  93. #define CONFIG_ENV_IS_IN_MMC
  94. #define CONFIG_FSL_FIXED_MMC_LOCATION
  95. #define CONFIG_SYS_MMC_ENV_DEV 0
  96. #define CONFIG_ENV_SIZE 0x2000
  97. #define CONFIG_ENV_OFFSET (512 * 1097)
  98. #elif defined(CONFIG_NAND)
  99. #define CONFIG_SYS_EXTRA_ENV_RELOC
  100. #define CONFIG_ENV_IS_IN_NAND
  101. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  102. #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
  103. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  104. #define CONFIG_ENV_IS_IN_REMOTE
  105. #define CONFIG_ENV_ADDR 0xffe20000
  106. #define CONFIG_ENV_SIZE 0x2000
  107. #elif defined(CONFIG_ENV_IS_NOWHERE)
  108. #define CONFIG_ENV_SIZE 0x2000
  109. #else
  110. #define CONFIG_ENV_IS_IN_FLASH
  111. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  112. #define CONFIG_ENV_SIZE 0x2000
  113. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  114. #endif
  115. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  116. /*
  117. * These can be toggled for performance analysis, otherwise use default.
  118. */
  119. #define CONFIG_SYS_CACHE_STASHING
  120. #define CONFIG_BACKSIDE_L2_CACHE
  121. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  122. #define CONFIG_BTB /* toggle branch predition */
  123. #define CONFIG_DDR_ECC
  124. #ifdef CONFIG_DDR_ECC
  125. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  126. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  127. #endif
  128. #define CONFIG_ENABLE_36BIT_PHYS
  129. #ifdef CONFIG_PHYS_64BIT
  130. #define CONFIG_ADDR_MAP
  131. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  132. #endif
  133. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  134. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  135. #define CONFIG_SYS_MEMTEST_END 0x00400000
  136. #define CONFIG_SYS_ALT_MEMTEST
  137. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  138. /*
  139. * Config the L3 Cache as L3 SRAM
  140. */
  141. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  142. #ifdef CONFIG_PHYS_64BIT
  143. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
  144. #else
  145. #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
  146. #endif
  147. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  148. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  149. #ifdef CONFIG_PHYS_64BIT
  150. #define CONFIG_SYS_DCSRBAR 0xf0000000
  151. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  152. #endif
  153. /* EEPROM */
  154. #define CONFIG_ID_EEPROM
  155. #define CONFIG_SYS_I2C_EEPROM_NXID
  156. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  157. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  158. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  159. /*
  160. * DDR Setup
  161. */
  162. #define CONFIG_VERY_BIG_RAM
  163. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  164. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  165. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  166. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  167. #define CONFIG_DDR_SPD
  168. #define CONFIG_FSL_DDR3
  169. #define CONFIG_SYS_SPD_BUS_NUM 1
  170. #define SPD_EEPROM_ADDRESS1 0x51
  171. #define SPD_EEPROM_ADDRESS2 0x52
  172. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
  173. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  174. /*
  175. * Local Bus Definitions
  176. */
  177. /* Set the local bus clock 1/8 of platform clock */
  178. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  179. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
  180. #ifdef CONFIG_PHYS_64BIT
  181. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  182. #else
  183. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  184. #endif
  185. #define CONFIG_SYS_FLASH_BR_PRELIM \
  186. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
  187. | BR_PS_16 | BR_V)
  188. #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  189. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  190. #define CONFIG_SYS_BR1_PRELIM \
  191. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  192. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  193. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  194. #ifdef CONFIG_PHYS_64BIT
  195. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  196. #else
  197. #define PIXIS_BASE_PHYS PIXIS_BASE
  198. #endif
  199. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  200. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  201. #define PIXIS_LBMAP_SWITCH 7
  202. #define PIXIS_LBMAP_MASK 0xf0
  203. #define PIXIS_LBMAP_SHIFT 4
  204. #define PIXIS_LBMAP_ALTBANK 0x40
  205. #define CONFIG_SYS_FLASH_QUIET_TEST
  206. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  207. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  208. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  209. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  210. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  211. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  212. #if defined(CONFIG_RAMBOOT_PBL)
  213. #define CONFIG_SYS_RAMBOOT
  214. #endif
  215. /* Nand Flash */
  216. #ifdef CONFIG_NAND_FSL_ELBC
  217. #define CONFIG_SYS_NAND_BASE 0xffa00000
  218. #ifdef CONFIG_PHYS_64BIT
  219. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  220. #else
  221. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  222. #endif
  223. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  224. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  225. #define CONFIG_MTD_NAND_VERIFY_WRITE
  226. #define CONFIG_CMD_NAND
  227. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  228. /* NAND flash config */
  229. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  230. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  231. | BR_PS_8 /* Port Size = 8 bit */ \
  232. | BR_MS_FCM /* MSEL = FCM */ \
  233. | BR_V) /* valid */
  234. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  235. | OR_FCM_PGS /* Large Page*/ \
  236. | OR_FCM_CSCT \
  237. | OR_FCM_CST \
  238. | OR_FCM_CHT \
  239. | OR_FCM_SCY_1 \
  240. | OR_FCM_TRLX \
  241. | OR_FCM_EHTR)
  242. #ifdef CONFIG_NAND
  243. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  244. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  245. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  246. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  247. #else
  248. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  249. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  250. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  251. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  252. #endif
  253. #else
  254. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  255. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  256. #endif /* CONFIG_NAND_FSL_ELBC */
  257. #define CONFIG_SYS_FLASH_EMPTY_INFO
  258. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  259. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  260. #define CONFIG_BOARD_EARLY_INIT_F
  261. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  262. #define CONFIG_MISC_INIT_R
  263. #define CONFIG_HWCONFIG
  264. /* define to use L1 as initial stack */
  265. #define CONFIG_L1_INIT_RAM
  266. #define CONFIG_SYS_INIT_RAM_LOCK
  267. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  268. #ifdef CONFIG_PHYS_64BIT
  269. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  270. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  271. /* The assembler doesn't like typecast */
  272. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  273. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  274. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  275. #else
  276. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
  277. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  278. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  279. #endif
  280. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  281. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  282. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  283. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  284. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  285. /* Serial Port - controlled on board with jumper J8
  286. * open - index 2
  287. * shorted - index 1
  288. */
  289. #define CONFIG_CONS_INDEX 1
  290. #define CONFIG_SYS_NS16550
  291. #define CONFIG_SYS_NS16550_SERIAL
  292. #define CONFIG_SYS_NS16550_REG_SIZE 1
  293. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  294. #define CONFIG_SYS_BAUDRATE_TABLE \
  295. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  296. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  297. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  298. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  299. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  300. /* Use the HUSH parser */
  301. #define CONFIG_SYS_HUSH_PARSER
  302. /* pass open firmware flat tree */
  303. #define CONFIG_OF_LIBFDT
  304. #define CONFIG_OF_BOARD_SETUP
  305. #define CONFIG_OF_STDOUT_VIA_ALIAS
  306. /* new uImage format support */
  307. #define CONFIG_FIT
  308. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  309. /* I2C */
  310. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  311. #define CONFIG_HARD_I2C /* I2C with hardware support */
  312. #define CONFIG_I2C_MULTI_BUS
  313. #define CONFIG_I2C_CMD_TREE
  314. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  315. #define CONFIG_SYS_I2C_SLAVE 0x7F
  316. #define CONFIG_SYS_I2C_OFFSET 0x118000
  317. #define CONFIG_SYS_I2C2_OFFSET 0x118100
  318. /*
  319. * RapidIO
  320. */
  321. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  322. #ifdef CONFIG_PHYS_64BIT
  323. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  324. #else
  325. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  326. #endif
  327. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  328. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  329. #ifdef CONFIG_PHYS_64BIT
  330. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  331. #else
  332. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  333. #endif
  334. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  335. /*
  336. * for slave u-boot IMAGE instored in master memory space,
  337. * PHYS must be aligned based on the SIZE
  338. */
  339. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
  340. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
  341. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
  342. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
  343. /*
  344. * for slave UCODE and ENV instored in master memory space,
  345. * PHYS must be aligned based on the SIZE
  346. */
  347. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
  348. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  349. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  350. /* slave core release by master*/
  351. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  352. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  353. /*
  354. * SRIO_PCIE_BOOT - SLAVE
  355. */
  356. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  357. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  358. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  359. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  360. #endif
  361. /*
  362. * eSPI - Enhanced SPI
  363. */
  364. #define CONFIG_FSL_ESPI
  365. #define CONFIG_SPI_FLASH
  366. #define CONFIG_SPI_FLASH_SPANSION
  367. #define CONFIG_CMD_SF
  368. #define CONFIG_SF_DEFAULT_SPEED 10000000
  369. #define CONFIG_SF_DEFAULT_MODE 0
  370. /*
  371. * General PCI
  372. * Memory space is mapped 1-1, but I/O space must start from 0.
  373. */
  374. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  375. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  376. #ifdef CONFIG_PHYS_64BIT
  377. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  378. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  379. #else
  380. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  381. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  382. #endif
  383. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  384. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  385. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  386. #ifdef CONFIG_PHYS_64BIT
  387. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  388. #else
  389. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  390. #endif
  391. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  392. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  393. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  394. #ifdef CONFIG_PHYS_64BIT
  395. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  396. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  397. #else
  398. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  399. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  400. #endif
  401. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  402. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  403. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  404. #ifdef CONFIG_PHYS_64BIT
  405. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  406. #else
  407. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  408. #endif
  409. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  410. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  411. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  412. #ifdef CONFIG_PHYS_64BIT
  413. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  414. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  415. #else
  416. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  417. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  418. #endif
  419. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  420. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  421. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  422. #ifdef CONFIG_PHYS_64BIT
  423. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  424. #else
  425. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  426. #endif
  427. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  428. /* controller 4, Base address 203000 */
  429. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  430. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  431. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  432. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  433. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  434. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  435. /* Qman/Bman */
  436. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  437. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  438. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  439. #ifdef CONFIG_PHYS_64BIT
  440. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  441. #else
  442. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  443. #endif
  444. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  445. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  446. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  447. #ifdef CONFIG_PHYS_64BIT
  448. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  449. #else
  450. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  451. #endif
  452. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  453. #define CONFIG_SYS_DPAA_FMAN
  454. #define CONFIG_SYS_DPAA_PME
  455. /* Default address of microcode for the Linux Fman driver */
  456. #if defined(CONFIG_SPIFLASH)
  457. /*
  458. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  459. * env, so we got 0x110000.
  460. */
  461. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  462. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
  463. #elif defined(CONFIG_SDCARD)
  464. /*
  465. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  466. * about 545KB (1089 blocks), Env is stored after the image, and the env size is
  467. * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
  468. */
  469. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  470. #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
  471. #elif defined(CONFIG_NAND)
  472. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  473. #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
  474. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  475. /*
  476. * Slave has no ucode locally, it can fetch this from remote. When implementing
  477. * in two corenet boards, slave's ucode could be stored in master's memory
  478. * space, the address can be mapped from slave TLB->slave LAW->
  479. * slave SRIO or PCIE outbound window->master inbound window->
  480. * master LAW->the ucode address in master's memory space.
  481. */
  482. #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
  483. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000
  484. #else
  485. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  486. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
  487. #endif
  488. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  489. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  490. #ifdef CONFIG_SYS_DPAA_FMAN
  491. #define CONFIG_FMAN_ENET
  492. #define CONFIG_PHYLIB_10G
  493. #define CONFIG_PHY_VITESSE
  494. #define CONFIG_PHY_TERANETICS
  495. #endif
  496. #ifdef CONFIG_PCI
  497. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  498. #define CONFIG_E1000
  499. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  500. #define CONFIG_DOS_PARTITION
  501. #endif /* CONFIG_PCI */
  502. /* SATA */
  503. #ifdef CONFIG_FSL_SATA_V2
  504. #define CONFIG_LIBATA
  505. #define CONFIG_FSL_SATA
  506. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  507. #define CONFIG_SATA1
  508. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  509. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  510. #define CONFIG_SATA2
  511. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  512. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  513. #define CONFIG_LBA48
  514. #define CONFIG_CMD_SATA
  515. #define CONFIG_DOS_PARTITION
  516. #define CONFIG_CMD_EXT2
  517. #endif
  518. #ifdef CONFIG_FMAN_ENET
  519. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
  520. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
  521. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
  522. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
  523. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
  524. #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
  525. #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
  526. #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
  527. #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
  528. #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
  529. #define CONFIG_SYS_TBIPA_VALUE 8
  530. #define CONFIG_MII /* MII PHY management */
  531. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  532. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  533. #endif
  534. /*
  535. * Environment
  536. */
  537. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  538. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  539. /*
  540. * Command line configuration.
  541. */
  542. #include <config_cmd_default.h>
  543. #define CONFIG_CMD_DHCP
  544. #define CONFIG_CMD_ELF
  545. #define CONFIG_CMD_ERRATA
  546. #define CONFIG_CMD_GREPENV
  547. #define CONFIG_CMD_IRQ
  548. #define CONFIG_CMD_I2C
  549. #define CONFIG_CMD_MII
  550. #define CONFIG_CMD_PING
  551. #define CONFIG_CMD_SETEXPR
  552. #define CONFIG_CMD_REGINFO
  553. #ifdef CONFIG_PCI
  554. #define CONFIG_CMD_PCI
  555. #define CONFIG_CMD_NET
  556. #endif
  557. /*
  558. * USB
  559. */
  560. #define CONFIG_HAS_FSL_DR_USB
  561. #define CONFIG_HAS_FSL_MPH_USB
  562. #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
  563. #define CONFIG_CMD_USB
  564. #define CONFIG_USB_STORAGE
  565. #define CONFIG_USB_EHCI
  566. #define CONFIG_USB_EHCI_FSL
  567. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  568. #define CONFIG_CMD_EXT2
  569. #endif
  570. #ifdef CONFIG_MMC
  571. #define CONFIG_FSL_ESDHC
  572. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  573. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  574. #define CONFIG_CMD_MMC
  575. #define CONFIG_GENERIC_MMC
  576. #define CONFIG_CMD_EXT2
  577. #define CONFIG_CMD_FAT
  578. #define CONFIG_DOS_PARTITION
  579. #endif
  580. /*
  581. * Miscellaneous configurable options
  582. */
  583. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  584. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  585. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  586. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  587. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  588. #ifdef CONFIG_CMD_KGDB
  589. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  590. #else
  591. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  592. #endif
  593. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  594. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  595. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  596. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  597. /*
  598. * For booting Linux, the board info and command line data
  599. * have to be in the first 64 MB of memory, since this is
  600. * the maximum mapped by the Linux kernel during initialization.
  601. */
  602. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  603. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  604. #ifdef CONFIG_CMD_KGDB
  605. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  606. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  607. #endif
  608. /*
  609. * Environment Configuration
  610. */
  611. #define CONFIG_ROOTPATH "/opt/nfsroot"
  612. #define CONFIG_BOOTFILE "uImage"
  613. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  614. /* default location for tftp and bootm */
  615. #define CONFIG_LOADADDR 1000000
  616. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  617. #define CONFIG_BAUDRATE 115200
  618. #ifdef CONFIG_P4080DS
  619. #define __USB_PHY_TYPE ulpi
  620. #else
  621. #define __USB_PHY_TYPE utmi
  622. #endif
  623. #define CONFIG_EXTRA_ENV_SETTINGS \
  624. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  625. "bank_intlv=cs0_cs1;" \
  626. "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
  627. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  628. "netdev=eth0\0" \
  629. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  630. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  631. "tftpflash=tftpboot $loadaddr $uboot && " \
  632. "protect off $ubootaddr +$filesize && " \
  633. "erase $ubootaddr +$filesize && " \
  634. "cp.b $loadaddr $ubootaddr $filesize && " \
  635. "protect on $ubootaddr +$filesize && " \
  636. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  637. "consoledev=ttyS0\0" \
  638. "ramdiskaddr=2000000\0" \
  639. "ramdiskfile=p4080ds/ramdisk.uboot\0" \
  640. "fdtaddr=c00000\0" \
  641. "fdtfile=p4080ds/p4080ds.dtb\0" \
  642. "bdev=sda3\0" \
  643. "c=ffe\0"
  644. #define CONFIG_HDBOOT \
  645. "setenv bootargs root=/dev/$bdev rw " \
  646. "console=$consoledev,$baudrate $othbootargs;" \
  647. "tftp $loadaddr $bootfile;" \
  648. "tftp $fdtaddr $fdtfile;" \
  649. "bootm $loadaddr - $fdtaddr"
  650. #define CONFIG_NFSBOOTCOMMAND \
  651. "setenv bootargs root=/dev/nfs rw " \
  652. "nfsroot=$serverip:$rootpath " \
  653. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  654. "console=$consoledev,$baudrate $othbootargs;" \
  655. "tftp $loadaddr $bootfile;" \
  656. "tftp $fdtaddr $fdtfile;" \
  657. "bootm $loadaddr - $fdtaddr"
  658. #define CONFIG_RAMBOOTCOMMAND \
  659. "setenv bootargs root=/dev/ram rw " \
  660. "console=$consoledev,$baudrate $othbootargs;" \
  661. "tftp $ramdiskaddr $ramdiskfile;" \
  662. "tftp $loadaddr $bootfile;" \
  663. "tftp $fdtaddr $fdtfile;" \
  664. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  665. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  666. #ifdef CONFIG_SECURE_BOOT
  667. #include <asm/fsl_secure_boot.h>
  668. #endif
  669. #endif /* __CONFIG_H */