IDS8247.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * (C) Copyright 2005
  3. * Heiko Schocher, DENX Software Engineering, <hs@denx.de>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
  33. #define CONFIG_MPC8272_FAMILY 1
  34. #define CONFIG_IDS8247 1
  35. #define CPU_ID_STR "MPC8247"
  36. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  37. #define CONFIG_BOOTCOUNT_LIMIT
  38. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  39. #undef CONFIG_BOOTARGS
  40. #define CONFIG_EXTRA_ENV_SETTINGS \
  41. "netdev=eth0\0" \
  42. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  43. "nfsroot=$(serverip):$(rootpath)\0" \
  44. "ramargs=setenv bootargs root=/dev/ram rw " \
  45. "console=ttyS0,115200\0" \
  46. "addip=setenv bootargs $(bootargs) " \
  47. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  48. ":$(hostname):$(netdev):off panic=1\0" \
  49. "flash_nfs=run nfsargs addip;" \
  50. "bootm $(kernel_addr)\0" \
  51. "flash_self=run ramargs addip;" \
  52. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  53. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  54. "rootpath=/opt/eldk/ppc_82xx\0" \
  55. "bootfile=/tftpboot/IDS8247/uImage\0" \
  56. "kernel_addr=ff800000\0" \
  57. "ramdisk_addr=ffa00000\0" \
  58. ""
  59. #define CONFIG_BOOTCOMMAND "run flash_self"
  60. #define CONFIG_MISC_INIT_R 1
  61. /* enable I2C and select the hardware/software driver */
  62. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  63. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  64. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  65. #define CFG_I2C_SLAVE 0x7F
  66. /*
  67. * Software (bit-bang) I2C driver configuration
  68. */
  69. #define I2C_PORT 0 /* Port A=0, B=1, C=2, D=3 */
  70. #define I2C_ACTIVE (iop->pdir |= 0x00000080)
  71. #define I2C_TRISTATE (iop->pdir &= ~0x00000080)
  72. #define I2C_READ ((iop->pdat & 0x00000080) != 0)
  73. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000080; \
  74. else iop->pdat &= ~0x00000080
  75. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000100; \
  76. else iop->pdat &= ~0x00000100
  77. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  78. #if 0
  79. #define CFG_I2C_EEPROM_ADDR 0x50
  80. #define CFG_I2C_EEPROM_ADDR_LEN 2
  81. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  82. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  83. #define CONFIG_I2C_X
  84. #endif
  85. /*
  86. * select serial console configuration
  87. * use the extern UART for the console
  88. */
  89. #define CONFIG_CONS_INDEX 1
  90. #define CONFIG_BAUDRATE 115200
  91. /*
  92. * NS16550 Configuration
  93. */
  94. #define CFG_NS16550
  95. #define CFG_NS16550_SERIAL
  96. #define CFG_NS16550_REG_SIZE 1
  97. #define CFG_NS16550_CLK 14745600
  98. #define CFG_UART_BASE 0xE0000000
  99. #define CFG_UART_SIZE 0x10000
  100. #define CFG_NS16550_COM1 (CFG_UART_BASE + 0x8000)
  101. /*
  102. * select ethernet configuration
  103. *
  104. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  105. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  106. * for FCC)
  107. *
  108. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  109. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  110. * from CONFIG_COMMANDS to remove support for networking.
  111. *
  112. */
  113. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  114. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  115. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  116. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  117. /*
  118. * - Rx-CLK is CLK13
  119. * - Tx-CLK is CLK14
  120. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  121. * - Enable Full Duplex in FSMR
  122. */
  123. # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  124. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  125. # define CFG_CPMFCR_RAMTYPE 0
  126. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  127. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  128. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  129. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  130. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  131. #undef CONFIG_WATCHDOG /* watchdog disabled */
  132. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  133. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
  134. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  135. CFG_CMD_DHCP | \
  136. CFG_CMD_NFS | \
  137. CFG_CMD_NAND | \
  138. CFG_CMD_I2C | \
  139. CFG_CMD_SNTP )
  140. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  141. #include <cmd_confdefs.h>
  142. /*
  143. * Miscellaneous configurable options
  144. */
  145. #define CFG_LONGHELP /* undef to save memory */
  146. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  147. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  148. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  149. #else
  150. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  151. #endif
  152. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  153. #define CFG_MAXARGS 16 /* max number of command args */
  154. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  155. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  156. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  157. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  158. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  159. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  160. #define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
  161. /*
  162. * For booting Linux, the board info and command line data
  163. * have to be in the first 8 MB of memory, since this is
  164. * the maximum mapped by the Linux kernel during initialization.
  165. */
  166. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  167. /* What should the base address of the main FLASH be and how big is
  168. * it (in MBytes)? This must contain TEXT_BASE from board/ids8247/config.mk
  169. * The main FLASH is whichever is connected to *CS0.
  170. */
  171. #define CFG_FLASH0_BASE 0xFFF00000
  172. #define CFG_FLASH0_SIZE 8
  173. /* Flash bank size (for preliminary settings)
  174. */
  175. #define CFG_FLASH_SIZE CFG_FLASH0_SIZE
  176. /*-----------------------------------------------------------------------
  177. * FLASH organization
  178. */
  179. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  180. #define CFG_MAX_FLASH_SECT 64 /* max num of sects on one chip */
  181. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  182. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  183. /* Environment in flash */
  184. #define CFG_ENV_IS_IN_FLASH 1
  185. #define CFG_ENV_ADDR (CFG_FLASH_BASE+0x60000)
  186. #define CFG_ENV_SIZE 0x20000
  187. #define CFG_ENV_SECT_SIZE 0x20000
  188. /*-----------------------------------------------------------------------
  189. * NAND-FLASH stuff
  190. *-----------------------------------------------------------------------
  191. */
  192. #if (CONFIG_COMMANDS & CFG_CMD_NAND)
  193. #define CFG_NAND0_BASE 0xE1000000
  194. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  195. #define SECTORSIZE 512
  196. #define NAND_NO_RB
  197. #define ADDR_COLUMN 1
  198. #define ADDR_PAGE 2
  199. #define ADDR_COLUMN_PAGE 3
  200. #define NAND_ChipID_UNKNOWN 0x00
  201. #define NAND_MAX_FLOORS 1
  202. #define NAND_MAX_CHIPS 1
  203. #define NAND_DISABLE_CE(nand) do \
  204. { \
  205. *(((volatile __u8 *)(nand->IO_ADDR)) + 0xc) = 0; \
  206. } while(0)
  207. #define NAND_ENABLE_CE(nand) do \
  208. { \
  209. *(((volatile __u8 *)(nand->IO_ADDR)) + 0x8) = 0; \
  210. } while(0)
  211. #define NAND_CTL_CLRALE(nandptr) do \
  212. { \
  213. *(((volatile __u8 *)nandptr) + 0x8) = 0; \
  214. } while(0)
  215. #define NAND_CTL_SETALE(nandptr) do \
  216. { \
  217. *(((volatile __u8 *)nandptr) + 0x9) = 0; \
  218. } while(0)
  219. #define NAND_CTL_CLRCLE(nandptr) do \
  220. { \
  221. *(((volatile __u8 *)nandptr) + 0x8) = 0; \
  222. } while(0)
  223. #define NAND_CTL_SETCLE(nandptr) do \
  224. { \
  225. *(((volatile __u8 *)nandptr) + 0xa) = 0; \
  226. } while(0)
  227. #ifdef NAND_NO_RB
  228. /* constant delay (see also tR in the datasheet) */
  229. #define NAND_WAIT_READY(nand) do { \
  230. udelay(12); \
  231. } while (0)
  232. #else
  233. /* use the R/B pin */
  234. #endif
  235. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr + 0x2)) = (__u8)(d); } while(0)
  236. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr + 0x1)) = (__u8)(d); } while(0)
  237. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr + 0x0)) = (__u8)d; } while(0)
  238. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)(adr + 0x0)))
  239. #endif /* CFG_CMD_NAND */
  240. /*-----------------------------------------------------------------------
  241. * Hard Reset Configuration Words
  242. *
  243. * if you change bits in the HRCW, you must also change the CFG_*
  244. * defines for the various registers affected by the HRCW e.g. changing
  245. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  246. */
  247. #define CFG_HRCW_MASTER (HRCW_BPS01 | HRCW_BMS | HRCW_ISB100 | HRCW_APPC10 | HRCW_MODCK_H1000)
  248. /* no slaves so just fill with zeros */
  249. #define CFG_HRCW_SLAVE1 0
  250. #define CFG_HRCW_SLAVE2 0
  251. #define CFG_HRCW_SLAVE3 0
  252. #define CFG_HRCW_SLAVE4 0
  253. #define CFG_HRCW_SLAVE5 0
  254. #define CFG_HRCW_SLAVE6 0
  255. #define CFG_HRCW_SLAVE7 0
  256. /*-----------------------------------------------------------------------
  257. * Internal Memory Mapped Register
  258. */
  259. #define CFG_IMMR 0xF0000000
  260. /*-----------------------------------------------------------------------
  261. * Definitions for initial stack pointer and data area (in DPRAM)
  262. */
  263. #define CFG_INIT_RAM_ADDR CFG_IMMR
  264. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  265. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  266. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  267. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  268. /*-----------------------------------------------------------------------
  269. * Start addresses for the final memory configuration
  270. * (Set up by the startup code)
  271. * Please note that CFG_SDRAM_BASE _must_ start at 0
  272. *
  273. * 60x SDRAM is mapped at CFG_SDRAM_BASE
  274. */
  275. #define CFG_SDRAM_BASE 0x00000000
  276. #define CFG_FLASH_BASE CFG_FLASH0_BASE
  277. #define CFG_MONITOR_BASE TEXT_BASE
  278. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  279. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  280. /*
  281. * Internal Definitions
  282. *
  283. * Boot Flags
  284. */
  285. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  286. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  287. /*-----------------------------------------------------------------------
  288. * Cache Configuration
  289. */
  290. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  291. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  292. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  293. #endif
  294. /*-----------------------------------------------------------------------
  295. * HIDx - Hardware Implementation-dependent Registers 2-11
  296. *-----------------------------------------------------------------------
  297. * HID0 also contains cache control - initially enable both caches and
  298. * invalidate contents, then the final state leaves only the instruction
  299. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  300. * but Soft reset does not.
  301. *
  302. * HID1 has only read-only information - nothing to set.
  303. */
  304. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI)
  305. #define CFG_HID0_FINAL 0
  306. #define CFG_HID2 0
  307. /*-----------------------------------------------------------------------
  308. * RMR - Reset Mode Register 5-5
  309. *-----------------------------------------------------------------------
  310. * turn on Checkstop Reset Enable
  311. */
  312. #define CFG_RMR 0
  313. /*-----------------------------------------------------------------------
  314. * BCR - Bus Configuration 4-25
  315. *-----------------------------------------------------------------------
  316. */
  317. #define CFG_BCR 0
  318. /*-----------------------------------------------------------------------
  319. * SIUMCR - SIU Module Configuration 4-31
  320. *-----------------------------------------------------------------------
  321. */
  322. #define CFG_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_BCTLC01)
  323. /*-----------------------------------------------------------------------
  324. * SYPCR - System Protection Control 4-35
  325. * SYPCR can only be written once after reset!
  326. *-----------------------------------------------------------------------
  327. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  328. */
  329. #if defined(CONFIG_WATCHDOG)
  330. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  331. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  332. #else
  333. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  334. SYPCR_SWRI|SYPCR_SWP)
  335. #endif /* CONFIG_WATCHDOG */
  336. /*-----------------------------------------------------------------------
  337. * TMCNTSC - Time Counter Status and Control 4-40
  338. *-----------------------------------------------------------------------
  339. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  340. * and enable Time Counter
  341. */
  342. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  343. /*-----------------------------------------------------------------------
  344. * PISCR - Periodic Interrupt Status and Control 4-42
  345. *-----------------------------------------------------------------------
  346. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  347. * Periodic timer
  348. */
  349. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  350. /*-----------------------------------------------------------------------
  351. * SCCR - System Clock Control 9-8
  352. *-----------------------------------------------------------------------
  353. * Ensure DFBRG is Divide by 16
  354. */
  355. #define CFG_SCCR (0x00000028 | SCCR_DFBRG01)
  356. /*-----------------------------------------------------------------------
  357. * RCCR - RISC Controller Configuration 13-7
  358. *-----------------------------------------------------------------------
  359. */
  360. #define CFG_RCCR 0
  361. /*
  362. * Init Memory Controller:
  363. *
  364. * Bank Bus Machine PortSz Device
  365. * ---- --- ------- ------ ------
  366. * 0 60x GPCM 16 bit FLASH
  367. * 1 60x GPCM 8 bit NAND
  368. * 2 60x SDRAM 32 bit SDRAM
  369. * 3 60x GPCM 8 bit UART
  370. *
  371. */
  372. #define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
  373. /* Minimum mask to separate preliminary
  374. * address ranges for CS[0:2]
  375. */
  376. #define CFG_GLOBAL_SDRAM_LIMIT (32<<20) /* less than 32 MB */
  377. #define CFG_MPTPR 0x6600
  378. /*-----------------------------------------------------------------------------
  379. * Address for Mode Register Set (MRS) command
  380. *-----------------------------------------------------------------------------
  381. */
  382. #define CFG_MRS_OFFS 0x00000110
  383. /* Bank 0 - FLASH
  384. */
  385. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  386. BRx_PS_8 |\
  387. BRx_MS_GPCM_P |\
  388. BRx_V)
  389. #define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE) |\
  390. ORxG_SCY_6_CLK )
  391. #if (CONFIG_COMMANDS & CFG_CMD_NAND)
  392. /* Bank 1 - NAND Flash
  393. */
  394. #define CFG_NAND_BASE CFG_NAND0_BASE
  395. #define CFG_NAND_SIZE 0x8000
  396. #define CFG_OR_TIMING_NAND 0x000036
  397. #define CFG_BR1_PRELIM ((CFG_NAND_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
  398. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_NAND_SIZE) | CFG_OR_TIMING_NAND )
  399. #endif
  400. /* Bank 2 - 60x bus SDRAM
  401. */
  402. #define CFG_PSRT 0x20
  403. #define CFG_LSRT 0x20
  404. #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  405. BRx_PS_32 |\
  406. BRx_MS_SDRAM_P |\
  407. BRx_V)
  408. #define CFG_OR2_PRELIM CFG_OR2
  409. /* SDRAM initialization values
  410. */
  411. #define CFG_OR2 ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  412. ORxS_BPD_4 |\
  413. ORxS_ROWST_PBI0_A10 |\
  414. ORxS_NUMR_12)
  415. #define CFG_PSDMR (PSDMR_SDAM_A13_IS_A5 |\
  416. PSDMR_BSMA_A15_A17 |\
  417. PSDMR_SDA10_PBI0_A11 |\
  418. PSDMR_RFRC_5_CLK |\
  419. PSDMR_PRETOACT_2W |\
  420. PSDMR_ACTTORW_2W |\
  421. PSDMR_BL |\
  422. PSDMR_LDOTOPRE_2C |\
  423. PSDMR_WRC_3C |\
  424. PSDMR_CL_3)
  425. /* Bank 3 - UART
  426. */
  427. #define CFG_BR3_PRELIM ((CFG_UART_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
  428. #define CFG_OR3_PRELIM (((-CFG_UART_SIZE) & ORxG_AM_MSK) | ORxG_CSNT | ORxG_SCY_1_CLK | ORxG_TRLX )
  429. #endif /* __CONFIG_H */