dreamplug.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * (C) Copyright 2011
  3. * Jason Cooper <u-boot@lakedaemon.net>
  4. *
  5. * Based on work by:
  6. * Marvell Semiconductor <www.marvell.com>
  7. * Written-by: Siddarth Gore <gores@marvell.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  25. * MA 02110-1301 USA
  26. */
  27. #include <common.h>
  28. #include <miiphy.h>
  29. #include <asm/arch/cpu.h>
  30. #include <asm/arch/kirkwood.h>
  31. #include <asm/arch/mpp.h>
  32. #include "dreamplug.h"
  33. DECLARE_GLOBAL_DATA_PTR;
  34. int board_early_init_f(void)
  35. {
  36. /*
  37. * default gpio configuration
  38. * There are maximum 64 gpios controlled through 2 sets of registers
  39. * the below configuration configures mainly initial LED status
  40. */
  41. kw_config_gpio(DREAMPLUG_OE_VAL_LOW,
  42. DREAMPLUG_OE_VAL_HIGH,
  43. DREAMPLUG_OE_LOW, DREAMPLUG_OE_HIGH);
  44. /* Multi-Purpose Pins Functionality configuration */
  45. static const u32 kwmpp_config[] = {
  46. MPP0_SPI_SCn, /* SPI Flash */
  47. MPP1_SPI_MOSI,
  48. MPP2_SPI_SCK,
  49. MPP3_SPI_MISO,
  50. MPP4_NF_IO6,
  51. MPP5_NF_IO7,
  52. MPP6_SYSRST_OUTn,
  53. MPP7_GPO,
  54. MPP8_TW_SDA,
  55. MPP9_TW_SCK,
  56. MPP10_UART0_TXD, /* Serial */
  57. MPP11_UART0_RXD,
  58. MPP12_SD_CLK, /* SDIO Slot */
  59. MPP13_SD_CMD,
  60. MPP14_SD_D0,
  61. MPP15_SD_D1,
  62. MPP16_SD_D2,
  63. MPP17_SD_D3,
  64. MPP18_NF_IO0,
  65. MPP19_NF_IO1,
  66. MPP20_GE1_0, /* Gigabit Ethernet */
  67. MPP21_GE1_1,
  68. MPP22_GE1_2,
  69. MPP23_GE1_3,
  70. MPP24_GE1_4,
  71. MPP25_GE1_5,
  72. MPP26_GE1_6,
  73. MPP27_GE1_7,
  74. MPP28_GE1_8,
  75. MPP29_GE1_9,
  76. MPP30_GE1_10,
  77. MPP31_GE1_11,
  78. MPP32_GE1_12,
  79. MPP33_GE1_13,
  80. MPP34_GE1_14,
  81. MPP35_GE1_15,
  82. MPP36_GPIO, /* 7 external GPIO pins (36 - 45) */
  83. MPP37_GPIO,
  84. MPP38_GPIO,
  85. MPP39_GPIO,
  86. MPP40_TDM_SPI_SCK,
  87. MPP41_TDM_SPI_MISO,
  88. MPP42_TDM_SPI_MOSI,
  89. MPP43_GPIO,
  90. MPP44_GPIO,
  91. MPP45_GPIO,
  92. MPP46_GPIO,
  93. MPP47_GPIO, /* Bluetooth LED */
  94. MPP48_GPIO, /* Wifi LED */
  95. MPP49_GPIO, /* Wifi AP LED */
  96. 0
  97. };
  98. kirkwood_mpp_conf(kwmpp_config, NULL);
  99. return 0;
  100. }
  101. int board_init(void)
  102. {
  103. /* adress of boot parameters */
  104. gd->bd->bi_boot_params = kw_sdram_bar(0) + 0x100;
  105. return 0;
  106. }
  107. #ifdef CONFIG_RESET_PHY_R
  108. void mv_phy_88e1116_init(char *name)
  109. {
  110. u16 reg;
  111. u16 devadr;
  112. if (miiphy_set_current_dev(name))
  113. return;
  114. /* command to read PHY dev address */
  115. if (miiphy_read(name, 0xEE, 0xEE, (u16 *) &devadr)) {
  116. printf("Err..%s could not read PHY dev address\n",
  117. __func__);
  118. return;
  119. }
  120. /*
  121. * Enable RGMII delay on Tx and Rx for CPU port
  122. * Ref: sec 4.7.2 of chip datasheet
  123. */
  124. miiphy_write(name, devadr, MV88E1116_PGADR_REG, 2);
  125. miiphy_read(name, devadr, MV88E1116_MAC_CTRL2_REG, &reg);
  126. reg |= (MV88E1116_RGMII_RXTM_CTRL | MV88E1116_RGMII_TXTM_CTRL);
  127. miiphy_write(name, devadr, MV88E1116_MAC_CTRL2_REG, reg);
  128. miiphy_write(name, devadr, MV88E1116_PGADR_REG, 0);
  129. /* reset the phy */
  130. miiphy_reset(name, devadr);
  131. printf("88E1116 Initialized on %s\n", name);
  132. }
  133. void reset_phy(void)
  134. {
  135. /* configure and initialize both PHY's */
  136. mv_phy_88e1116_init("egiga0");
  137. mv_phy_88e1116_init("egiga1");
  138. }
  139. #endif /* CONFIG_RESET_PHY_R */