start.S 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include "config.h"
  26. #include "version.h"
  27. /*
  28. *************************************************************************
  29. *
  30. * Jump vector table as in table 3.1 in [1]
  31. *
  32. *************************************************************************
  33. */
  34. .globl _start
  35. _start: b reset
  36. ldr pc, _undefined_instruction
  37. ldr pc, _software_interrupt
  38. ldr pc, _prefetch_abort
  39. ldr pc, _data_abort
  40. ldr pc, _not_used
  41. ldr pc, _irq
  42. ldr pc, _fiq
  43. _undefined_instruction: .word undefined_instruction
  44. _software_interrupt: .word software_interrupt
  45. _prefetch_abort: .word prefetch_abort
  46. _data_abort: .word data_abort
  47. _not_used: .word not_used
  48. _irq: .word irq
  49. _fiq: .word fiq
  50. .balignl 16,0xdeadbeef
  51. /*
  52. *************************************************************************
  53. *
  54. * Startup Code (reset vector)
  55. *
  56. * do important init only if we don't start from memory!
  57. * relocate armboot to ram
  58. * setup stack
  59. * jump to second stage
  60. *
  61. *************************************************************************
  62. */
  63. _TEXT_BASE:
  64. .word TEXT_BASE
  65. .globl _armboot_start
  66. _armboot_start:
  67. .word _start
  68. /*
  69. * These are defined in the board-specific linker script.
  70. */
  71. .globl _bss_start
  72. _bss_start:
  73. .word __bss_start
  74. .globl _bss_end
  75. _bss_end:
  76. .word _end
  77. #ifdef CONFIG_USE_IRQ
  78. /* IRQ stack memory (calculated at run-time) */
  79. .globl IRQ_STACK_START
  80. IRQ_STACK_START:
  81. .word 0x0badc0de
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl FIQ_STACK_START
  84. FIQ_STACK_START:
  85. .word 0x0badc0de
  86. #endif
  87. /*
  88. * the actual reset code
  89. */
  90. reset:
  91. /*
  92. * set the cpu to SVC32 mode
  93. */
  94. mrs r0,cpsr
  95. bic r0,r0,#0x1f
  96. orr r0,r0,#0xd3 /* was 13 */
  97. msr cpsr,r0
  98. #ifdef CONFIG_BOOTBINFUNC
  99. /* code based on entry.S from ATMEL */
  100. #define AT91C_BASE_CKGR 0xFFFFFC20
  101. #define CKGR_MOR 0
  102. /* Get the CKGR Base Address */
  103. ldr r1, =AT91C_BASE_CKGR
  104. /* Main oscillator Enable register APMC_MOR : Enable main oscillator , OSCOUNT = 0xFF */
  105. /* ldr r0, = AT91C_CKGR_MOSCEN:OR:AT91C_CKGR_OSCOUNT */
  106. ldr r0, =0x0000FF01
  107. str r0, [r1, #CKGR_MOR]
  108. /* Add loop to compensate Main Oscillator startup time */
  109. ldr r0, =0x00000010
  110. LoopOsc:
  111. subs r0, r0, #1
  112. bhi LoopOsc
  113. /* scratch stack */
  114. ldr r1, =0x00204000
  115. /* Insure word alignment */
  116. bic r1, r1, #3
  117. /* Init stack SYS */
  118. mov sp, r1
  119. /*
  120. * This does a lot more than just set up the memory, which
  121. * is why it's called lowlevelinit
  122. */
  123. bl lowlevelinit /* in memsetup.S */
  124. bl icache_enable;
  125. /*------------------------------------
  126. Read/modify/write CP15 control register
  127. -------------------------------------
  128. read cp15 control register (cp15 r1) in r0
  129. ------------------------------------*/
  130. mrc p15, 0, r0, c1, c0, 0
  131. /* Reset bit :Little Endian end fast bus mode */
  132. ldr r3, =0xC0000080
  133. /* Set bit :Asynchronous clock mode, Not Fast Bus */
  134. ldr r4, =0xC0000000
  135. bic r0, r0, r3
  136. orr r0, r0, r4
  137. /* write r0 in cp15 control register (cp15 r1) */
  138. mcr p15, 0, r0, c1, c0, 0
  139. #endif /* CONFIG_BOOTBINFUNC */
  140. /*
  141. * relocate exeception table
  142. */
  143. ldr r0, =_start
  144. ldr r1, =0x0
  145. mov r2, #16
  146. copyex:
  147. subs r2, r2, #1
  148. ldr r3, [r0], #4
  149. str r3, [r1], #4
  150. bne copyex
  151. /*
  152. * we do sys-critical inits only at reboot,
  153. * not when booting from ram!
  154. */
  155. #ifdef CONFIG_INIT_CRITICAL
  156. bl cpu_init_crit
  157. #endif
  158. #ifdef CONFIG_BOOTBINFUNC
  159. relocate: /* relocate U-Boot to RAM */
  160. adr r0, _start /* r0 <- current position of code */
  161. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  162. cmp r0, r1 /* don't reloc during debug */
  163. beq stack_setup
  164. ldr r2, _armboot_start
  165. ldr r3, _bss_start
  166. sub r2, r3, r2 /* r2 <- size of armboot */
  167. add r2, r0, r2 /* r2 <- source end address */
  168. copy_loop:
  169. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  170. stmia r1!, {r3-r10} /* copy to target address [r1] */
  171. cmp r0, r2 /* until source end addreee [r2] */
  172. ble copy_loop
  173. #endif /* CONFIG_BOOTBINFUNC */
  174. /* Set up the stack */
  175. stack_setup:
  176. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  177. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  178. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  179. #ifdef CONFIG_USE_IRQ
  180. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  181. #endif
  182. sub sp, r0, #12 /* leave 3 words for abort-stack */
  183. clear_bss:
  184. ldr r0, _bss_start /* find start of bss segment */
  185. ldr r1, _bss_end /* stop here */
  186. mov r2, #0x00000000 /* clear */
  187. clbss_l:str r2, [r0] /* clear loop... */
  188. add r0, r0, #4
  189. cmp r0, r1
  190. bne clbss_l
  191. ldr pc,_start_armboot
  192. _start_armboot: .word start_armboot
  193. /*
  194. *************************************************************************
  195. *
  196. * CPU_init_critical registers
  197. *
  198. *************************************************************************
  199. */
  200. cpu_init_crit:
  201. /* do nothing for now */
  202. mov pc, lr
  203. /*
  204. *************************************************************************
  205. *
  206. * Interrupt handling
  207. *
  208. *************************************************************************
  209. */
  210. @
  211. @ IRQ stack frame.
  212. @
  213. #define S_FRAME_SIZE 72
  214. #define S_OLD_R0 68
  215. #define S_PSR 64
  216. #define S_PC 60
  217. #define S_LR 56
  218. #define S_SP 52
  219. #define S_IP 48
  220. #define S_FP 44
  221. #define S_R10 40
  222. #define S_R9 36
  223. #define S_R8 32
  224. #define S_R7 28
  225. #define S_R6 24
  226. #define S_R5 20
  227. #define S_R4 16
  228. #define S_R3 12
  229. #define S_R2 8
  230. #define S_R1 4
  231. #define S_R0 0
  232. #define MODE_SVC 0x13
  233. #define I_BIT 0x80
  234. /*
  235. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  236. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  237. */
  238. .macro bad_save_user_regs
  239. sub sp, sp, #S_FRAME_SIZE
  240. stmia sp, {r0 - r12} @ Calling r0-r12
  241. add r8, sp, #S_PC
  242. ldr r2, _armboot_start
  243. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  244. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  245. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  246. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  247. add r5, sp, #S_SP
  248. mov r1, lr
  249. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  250. mov r0, sp
  251. .endm
  252. .macro irq_save_user_regs
  253. sub sp, sp, #S_FRAME_SIZE
  254. stmia sp, {r0 - r12} @ Calling r0-r12
  255. add r8, sp, #S_PC
  256. stmdb r8, {sp, lr}^ @ Calling SP, LR
  257. str lr, [r8, #0] @ Save calling PC
  258. mrs r6, spsr
  259. str r6, [r8, #4] @ Save CPSR
  260. str r0, [r8, #8] @ Save OLD_R0
  261. mov r0, sp
  262. .endm
  263. .macro irq_restore_user_regs
  264. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  265. mov r0, r0
  266. ldr lr, [sp, #S_PC] @ Get PC
  267. add sp, sp, #S_FRAME_SIZE
  268. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  269. .endm
  270. .macro get_bad_stack
  271. ldr r13, _armboot_start @ setup our mode stack
  272. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  273. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  274. str lr, [r13] @ save caller lr / spsr
  275. mrs lr, spsr
  276. str lr, [r13, #4]
  277. mov r13, #MODE_SVC @ prepare SVC-Mode
  278. msr spsr_c, r13
  279. mov lr, pc
  280. movs pc, lr
  281. .endm
  282. .macro get_irq_stack @ setup IRQ stack
  283. ldr sp, IRQ_STACK_START
  284. .endm
  285. .macro get_fiq_stack @ setup FIQ stack
  286. ldr sp, FIQ_STACK_START
  287. .endm
  288. /*
  289. * exception handlers
  290. */
  291. .align 5
  292. undefined_instruction:
  293. get_bad_stack
  294. bad_save_user_regs
  295. bl do_undefined_instruction
  296. .align 5
  297. software_interrupt:
  298. get_bad_stack
  299. bad_save_user_regs
  300. bl do_software_interrupt
  301. .align 5
  302. prefetch_abort:
  303. get_bad_stack
  304. bad_save_user_regs
  305. bl do_prefetch_abort
  306. .align 5
  307. data_abort:
  308. get_bad_stack
  309. bad_save_user_regs
  310. bl do_data_abort
  311. .align 5
  312. not_used:
  313. get_bad_stack
  314. bad_save_user_regs
  315. bl do_not_used
  316. #ifdef CONFIG_USE_IRQ
  317. .align 5
  318. irq:
  319. get_irq_stack
  320. irq_save_user_regs
  321. bl do_irq
  322. irq_restore_user_regs
  323. .align 5
  324. fiq:
  325. get_fiq_stack
  326. /* someone ought to write a more effiction fiq_save_user_regs */
  327. irq_save_user_regs
  328. bl do_fiq
  329. irq_restore_user_regs
  330. #else
  331. .align 5
  332. irq:
  333. get_bad_stack
  334. bad_save_user_regs
  335. bl do_irq
  336. .align 5
  337. fiq:
  338. get_bad_stack
  339. bad_save_user_regs
  340. bl do_fiq
  341. #endif
  342. .align 5
  343. .globl reset_cpu
  344. reset_cpu:
  345. mov pc, r0