mmc_host_def.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Syed Mohammed Khasim <khasim@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef MMC_HOST_DEF_H
  25. #define MMC_HOST_DEF_H
  26. /* T2 Register definitions */
  27. #define T2_BASE 0x48002000
  28. typedef struct t2 {
  29. unsigned char res1[0x274];
  30. unsigned int devconf0; /* 0x274 */
  31. unsigned char res2[0x2A8];
  32. unsigned int pbias_lite; /* 0x520 */
  33. } t2_t;
  34. #define MMCSDIO1ADPCLKISEL (1 << 24)
  35. #define PBIASLITEPWRDNZ0 (1 << 1)
  36. #define PBIASSPEEDCTRL0 (1 << 2)
  37. #define PBIASLITEPWRDNZ1 (1 << 9)
  38. /*
  39. * OMAP HSMMC register definitions
  40. */
  41. #define OMAP_HSMMC_BASE 0x4809C000
  42. typedef struct hsmmc {
  43. unsigned char res1[0x10];
  44. unsigned int sysconfig; /* 0x10 */
  45. unsigned int sysstatus; /* 0x14 */
  46. unsigned char res2[0x14];
  47. unsigned int con; /* 0x2C */
  48. unsigned char res3[0xD4];
  49. unsigned int blk; /* 0x104 */
  50. unsigned int arg; /* 0x108 */
  51. unsigned int cmd; /* 0x10C */
  52. unsigned int rsp10; /* 0x110 */
  53. unsigned int rsp32; /* 0x114 */
  54. unsigned int rsp54; /* 0x118 */
  55. unsigned int rsp76; /* 0x11C */
  56. unsigned int data; /* 0x120 */
  57. unsigned int pstate; /* 0x124 */
  58. unsigned int hctl; /* 0x128 */
  59. unsigned int sysctl; /* 0x12C */
  60. unsigned int stat; /* 0x130 */
  61. unsigned int ie; /* 0x134 */
  62. unsigned char res4[0x8];
  63. unsigned int capa; /* 0x140 */
  64. } hsmmc_t;
  65. /*
  66. * OMAP HS MMC Bit definitions
  67. */
  68. #define MMC_SOFTRESET (0x1 << 1)
  69. #define RESETDONE (0x1 << 0)
  70. #define NOOPENDRAIN (0x0 << 0)
  71. #define OPENDRAIN (0x1 << 0)
  72. #define OD (0x1 << 0)
  73. #define INIT_NOINIT (0x0 << 1)
  74. #define INIT_INITSTREAM (0x1 << 1)
  75. #define HR_NOHOSTRESP (0x0 << 2)
  76. #define STR_BLOCK (0x0 << 3)
  77. #define MODE_FUNC (0x0 << 4)
  78. #define DW8_1_4BITMODE (0x0 << 5)
  79. #define MIT_CTO (0x0 << 6)
  80. #define CDP_ACTIVEHIGH (0x0 << 7)
  81. #define WPP_ACTIVEHIGH (0x0 << 8)
  82. #define RESERVED_MASK (0x3 << 9)
  83. #define CTPL_MMC_SD (0x0 << 11)
  84. #define BLEN_512BYTESLEN (0x200 << 0)
  85. #define NBLK_STPCNT (0x0 << 16)
  86. #define DE_DISABLE (0x0 << 0)
  87. #define BCE_DISABLE (0x0 << 1)
  88. #define ACEN_DISABLE (0x0 << 2)
  89. #define DDIR_OFFSET (4)
  90. #define DDIR_MASK (0x1 << 4)
  91. #define DDIR_WRITE (0x0 << 4)
  92. #define DDIR_READ (0x1 << 4)
  93. #define MSBS_SGLEBLK (0x0 << 5)
  94. #define RSP_TYPE_OFFSET (16)
  95. #define RSP_TYPE_MASK (0x3 << 16)
  96. #define RSP_TYPE_NORSP (0x0 << 16)
  97. #define RSP_TYPE_LGHT136 (0x1 << 16)
  98. #define RSP_TYPE_LGHT48 (0x2 << 16)
  99. #define RSP_TYPE_LGHT48B (0x3 << 16)
  100. #define CCCE_NOCHECK (0x0 << 19)
  101. #define CCCE_CHECK (0x1 << 19)
  102. #define CICE_NOCHECK (0x0 << 20)
  103. #define CICE_CHECK (0x1 << 20)
  104. #define DP_OFFSET (21)
  105. #define DP_MASK (0x1 << 21)
  106. #define DP_NO_DATA (0x0 << 21)
  107. #define DP_DATA (0x1 << 21)
  108. #define CMD_TYPE_NORMAL (0x0 << 22)
  109. #define INDEX_OFFSET (24)
  110. #define INDEX_MASK (0x3f << 24)
  111. #define INDEX(i) (i << 24)
  112. #define DATI_MASK (0x1 << 1)
  113. #define DATI_CMDDIS (0x1 << 1)
  114. #define DTW_1_BITMODE (0x0 << 1)
  115. #define DTW_4_BITMODE (0x1 << 1)
  116. #define SDBP_PWROFF (0x0 << 8)
  117. #define SDBP_PWRON (0x1 << 8)
  118. #define SDVS_1V8 (0x5 << 9)
  119. #define SDVS_3V0 (0x6 << 9)
  120. #define ICE_MASK (0x1 << 0)
  121. #define ICE_STOP (0x0 << 0)
  122. #define ICS_MASK (0x1 << 1)
  123. #define ICS_NOTREADY (0x0 << 1)
  124. #define ICE_OSCILLATE (0x1 << 0)
  125. #define CEN_MASK (0x1 << 2)
  126. #define CEN_DISABLE (0x0 << 2)
  127. #define CEN_ENABLE (0x1 << 2)
  128. #define CLKD_OFFSET (6)
  129. #define CLKD_MASK (0x3FF << 6)
  130. #define DTO_MASK (0xF << 16)
  131. #define DTO_15THDTO (0xE << 16)
  132. #define SOFTRESETALL (0x1 << 24)
  133. #define CC_MASK (0x1 << 0)
  134. #define TC_MASK (0x1 << 1)
  135. #define BWR_MASK (0x1 << 4)
  136. #define BRR_MASK (0x1 << 5)
  137. #define ERRI_MASK (0x1 << 15)
  138. #define IE_CC (0x01 << 0)
  139. #define IE_TC (0x01 << 1)
  140. #define IE_BWR (0x01 << 4)
  141. #define IE_BRR (0x01 << 5)
  142. #define IE_CTO (0x01 << 16)
  143. #define IE_CCRC (0x01 << 17)
  144. #define IE_CEB (0x01 << 18)
  145. #define IE_CIE (0x01 << 19)
  146. #define IE_DTO (0x01 << 20)
  147. #define IE_DCRC (0x01 << 21)
  148. #define IE_DEB (0x01 << 22)
  149. #define IE_CERR (0x01 << 28)
  150. #define IE_BADA (0x01 << 29)
  151. #define VS30_3V0SUP (1 << 25)
  152. #define VS18_1V8SUP (1 << 26)
  153. /* Driver definitions */
  154. #define MMCSD_SECTOR_SIZE 512
  155. #define MMC_CARD 0
  156. #define SD_CARD 1
  157. #define BYTE_MODE 0
  158. #define SECTOR_MODE 1
  159. #define CLK_INITSEQ 0
  160. #define CLK_400KHZ 1
  161. #define CLK_MISC 2
  162. typedef struct {
  163. unsigned int card_type;
  164. unsigned int version;
  165. unsigned int mode;
  166. unsigned int size;
  167. unsigned int RCA;
  168. } mmc_card_data;
  169. #define mmc_reg_out(addr, mask, val)\
  170. writel((readl(addr) & (~(mask))) | ((val) & (mask)), (addr))
  171. #endif /* MMC_HOST_DEF_H */