hmi1001.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_HMI1001 1 /* HMI1001 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  36. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  37. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  38. #endif
  39. #define CONFIG_BOARD_EARLY_INIT_R
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  44. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  45. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. /* Partitions */
  47. #define CONFIG_DOS_PARTITION
  48. /*
  49. * Supported commands
  50. */
  51. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  52. CFG_CMD_DATE | \
  53. CFG_CMD_DHCP | \
  54. CFG_CMD_EEPROM | \
  55. CFG_CMD_I2C | \
  56. CFG_CMD_IDE | \
  57. CFG_CMD_NFS | \
  58. CFG_CMD_SNTP)
  59. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  60. #include <cmd_confdefs.h>
  61. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  62. #if (TEXT_BASE == 0xFFF00000) /* Boot low */
  63. # define CFG_LOWBOOT 1
  64. #endif
  65. /*
  66. * Autobooting
  67. */
  68. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  69. #define CONFIG_PREBOOT "echo;" \
  70. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  71. "echo"
  72. #undef CONFIG_BOOTARGS
  73. #define CONFIG_EXTRA_ENV_SETTINGS \
  74. "netdev=eth0\0" \
  75. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  76. "nfsroot=$(serverip):$(rootpath)\0" \
  77. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  78. "addip=setenv bootargs $(bootargs) " \
  79. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  80. ":$(hostname):$(netdev):off panic=1\0" \
  81. "flash_nfs=run nfsargs addip;" \
  82. "bootm $(kernel_addr)\0" \
  83. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  84. "rootpath=/opt/eldk/ppc_82xx\0" \
  85. ""
  86. #define CONFIG_BOOTCOMMAND "run net_nfs"
  87. /*
  88. * IPB Bus clocking configuration.
  89. */
  90. #undef CFG_IPBSPEED_133 /* define for 133MHz speed */
  91. /*
  92. * I2C configuration
  93. */
  94. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  95. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  96. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  97. #define CFG_I2C_SLAVE 0x7F
  98. /*
  99. * EEPROM configuration
  100. */
  101. #define CFG_I2C_EEPROM_ADDR 0x58
  102. #define CFG_I2C_EEPROM_ADDR_LEN 1
  103. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  104. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  105. /*
  106. * RTC configuration
  107. */
  108. #define CONFIG_RTC_PCF8563
  109. #define CFG_I2C_RTC_ADDR 0x51
  110. /*
  111. * Flash configuration
  112. */
  113. #define CFG_FLASH_BASE 0xFF800000
  114. #define CFG_FLASH_SIZE 0x00800000 /* 8 MByte */
  115. #define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */
  116. #define CFG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */
  117. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  118. (= chip selects) */
  119. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  120. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  121. #define CFG_FLASH_CFI_DRIVER
  122. #define CFG_FLASH_CFI
  123. #define CFG_FLASH_EMPTY_INFO
  124. #define CFG_FLASH_CFI_AMD_RESET
  125. /*
  126. * Environment settings
  127. */
  128. #define CFG_ENV_IS_IN_FLASH 1
  129. #define CFG_ENV_SIZE 0x4000
  130. #define CFG_ENV_SECT_SIZE 0x20000
  131. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  132. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  133. /*
  134. * Memory map
  135. */
  136. #define CFG_MBAR 0xF0000000
  137. #define CFG_SDRAM_BASE 0x00000000
  138. #define CFG_DEFAULT_MBAR 0x80000000
  139. /* Settings for XLB = 132 MHz */
  140. #define SDRAM_DDR 1
  141. #define SDRAM_MODE 0x018D0000
  142. #define SDRAM_EMODE 0x40090000
  143. #define SDRAM_CONTROL 0x714f0f00
  144. #define SDRAM_CONFIG1 0x73722930
  145. #define SDRAM_CONFIG2 0x47770000
  146. #define SDRAM_TAPDELAY 0x10000000
  147. /* Use ON-Chip SRAM until RAM will be available */
  148. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  149. #ifdef CONFIG_POST
  150. /* preserve space for the post_word at end of on-chip SRAM */
  151. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  152. #else
  153. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  154. #endif
  155. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  156. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  157. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  158. #define CFG_MONITOR_BASE TEXT_BASE
  159. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  160. # define CFG_RAMBOOT 1
  161. #endif
  162. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  163. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
  164. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  165. /*
  166. * Ethernet configuration
  167. */
  168. #define CONFIG_MPC5xxx_FEC 1
  169. #define CONFIG_PHY_ADDR 0x00
  170. /*
  171. * GPIO configuration
  172. */
  173. #define CFG_GPS_PORT_CONFIG 0x01051004
  174. /*
  175. * Miscellaneous configurable options
  176. */
  177. #define CFG_LONGHELP /* undef to save memory */
  178. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  179. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  180. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  181. #else
  182. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  183. #endif
  184. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  185. #define CFG_MAXARGS 16 /* max number of command args */
  186. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  187. /* Enable an alternate, more extensive memory test */
  188. #define CFG_ALT_MEMTEST
  189. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  190. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  191. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  192. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  193. /*
  194. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  195. * which is normally part of the default commands (CFV_CMD_DFL)
  196. */
  197. #define CONFIG_LOOPW
  198. /*
  199. * Various low-level settings
  200. */
  201. #if defined(CONFIG_MPC5200)
  202. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  203. #define CFG_HID0_FINAL HID0_ICE
  204. #else
  205. #define CFG_HID0_INIT 0
  206. #define CFG_HID0_FINAL 0
  207. #endif
  208. #define CFG_BOOTCS_START CFG_FLASH_BASE
  209. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  210. #define CFG_BOOTCS_CFG 0x0004FB00
  211. #define CFG_CS0_START CFG_FLASH_BASE
  212. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  213. /* 8Mbit SRAM @0x80100000 */
  214. #define CFG_CS1_START 0x80100000
  215. #define CFG_CS1_SIZE 0x00100000
  216. #define CFG_CS1_CFG 0x19B00
  217. /* FRAM 32Kbyte @0x80700000 */
  218. #define CFG_CS2_START 0x80700000
  219. #define CFG_CS2_SIZE 0x00008000
  220. #define CFG_CS2_CFG 0x19800
  221. /* Display H1, Status Inputs, EPLD @0x80600000 */
  222. #define CFG_CS3_START 0x80600000
  223. #define CFG_CS3_SIZE 0x00000210
  224. #define CFG_CS3_CFG 0x9800
  225. #define CFG_CS_BURST 0x00000000
  226. #define CFG_CS_DEADCYCLE 0x33333333
  227. /*-----------------------------------------------------------------------
  228. * IDE/ATA stuff Supports IDE harddisk
  229. *-----------------------------------------------------------------------
  230. */
  231. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  232. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  233. #undef CONFIG_IDE_LED /* LED for ide not supported */
  234. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  235. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  236. #define CONFIG_IDE_PREINIT 1
  237. #define CFG_ATA_IDE0_OFFSET 0x0000
  238. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  239. /* Offset for data I/O */
  240. #define CFG_ATA_DATA_OFFSET (0x0060)
  241. /* Offset for normal register accesses */
  242. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  243. /* Offset for alternate registers */
  244. #define CFG_ATA_ALT_OFFSET (0x005C)
  245. /* Interval between registers */
  246. #define CFG_ATA_STRIDE 4
  247. #define CONFIG_ATAPI 1
  248. #endif /* __CONFIG_H */