ddr_defs.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * ddr_defs.h
  3. *
  4. * ddr specific header
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef _DDR_DEFS_H
  19. #define _DDR_DEFS_H
  20. #include <asm/arch/hardware.h>
  21. #include <asm/emif.h>
  22. /* AM335X EMIF Register values */
  23. #define VTP_CTRL_READY (0x1 << 5)
  24. #define VTP_CTRL_ENABLE (0x1 << 6)
  25. #define VTP_CTRL_START_EN (0x1)
  26. #define PHY_DLL_LOCK_DIFF 0x0
  27. #define DDR_CKE_CTRL_NORMAL 0x1
  28. /* Micron MT47H128M16RT-25E */
  29. #define MT47H128M16RT25E_EMIF_READ_LATENCY 0x100005
  30. #define MT47H128M16RT25E_EMIF_TIM1 0x0666B3C9
  31. #define MT47H128M16RT25E_EMIF_TIM2 0x243631CA
  32. #define MT47H128M16RT25E_EMIF_TIM3 0x0000033F
  33. #define MT47H128M16RT25E_EMIF_SDCFG 0x41805332
  34. #define MT47H128M16RT25E_EMIF_SDREF 0x0000081a
  35. #define MT47H128M16RT25E_DLL_LOCK_DIFF 0x0
  36. #define MT47H128M16RT25E_RATIO 0x80
  37. #define MT47H128M16RT25E_INVERT_CLKOUT 0x00
  38. #define MT47H128M16RT25E_RD_DQS 0x12
  39. #define MT47H128M16RT25E_WR_DQS 0x00
  40. #define MT47H128M16RT25E_PHY_WRLVL 0x00
  41. #define MT47H128M16RT25E_PHY_GATELVL 0x00
  42. #define MT47H128M16RT25E_PHY_WR_DATA 0x40
  43. #define MT47H128M16RT25E_PHY_FIFO_WE 0x80
  44. #define MT47H128M16RT25E_PHY_RANK0_DELAY 0x1
  45. #define MT47H128M16RT25E_IOCTRL_VALUE 0x18B
  46. /* Micron MT41J128M16JT-125 */
  47. #define MT41J128MJT125_EMIF_READ_LATENCY 0x06
  48. #define MT41J128MJT125_EMIF_TIM1 0x0888A39B
  49. #define MT41J128MJT125_EMIF_TIM2 0x26337FDA
  50. #define MT41J128MJT125_EMIF_TIM3 0x501F830F
  51. #define MT41J128MJT125_EMIF_SDCFG 0x61C04AB2
  52. #define MT41J128MJT125_EMIF_SDREF 0x0000093B
  53. #define MT41J128MJT125_ZQ_CFG 0x50074BE4
  54. #define MT41J128MJT125_DLL_LOCK_DIFF 0x1
  55. #define MT41J128MJT125_RATIO 0x40
  56. #define MT41J128MJT125_INVERT_CLKOUT 0x1
  57. #define MT41J128MJT125_RD_DQS 0x3B
  58. #define MT41J128MJT125_WR_DQS 0x85
  59. #define MT41J128MJT125_PHY_WR_DATA 0xC1
  60. #define MT41J128MJT125_PHY_FIFO_WE 0x100
  61. #define MT41J128MJT125_IOCTRL_VALUE 0x18B
  62. /* Micron MT41J256M8HX-15E */
  63. #define MT41J256M8HX15E_EMIF_READ_LATENCY 0x06
  64. #define MT41J256M8HX15E_EMIF_TIM1 0x0888A39B
  65. #define MT41J256M8HX15E_EMIF_TIM2 0x26337FDA
  66. #define MT41J256M8HX15E_EMIF_TIM3 0x501F830F
  67. #define MT41J256M8HX15E_EMIF_SDCFG 0x61C04B32
  68. #define MT41J256M8HX15E_EMIF_SDREF 0x0000093B
  69. #define MT41J256M8HX15E_ZQ_CFG 0x50074BE4
  70. #define MT41J256M8HX15E_DLL_LOCK_DIFF 0x1
  71. #define MT41J256M8HX15E_RATIO 0x40
  72. #define MT41J256M8HX15E_INVERT_CLKOUT 0x1
  73. #define MT41J256M8HX15E_RD_DQS 0x3B
  74. #define MT41J256M8HX15E_WR_DQS 0x85
  75. #define MT41J256M8HX15E_PHY_WR_DATA 0xC1
  76. #define MT41J256M8HX15E_PHY_FIFO_WE 0x100
  77. #define MT41J256M8HX15E_IOCTRL_VALUE 0x18B
  78. /* Micron MT41J512M8RH-125 on EVM v1.5 */
  79. #define MT41J512M8RH125_EMIF_READ_LATENCY 0x06
  80. #define MT41J512M8RH125_EMIF_TIM1 0x0888A39B
  81. #define MT41J512M8RH125_EMIF_TIM2 0x26517FDA
  82. #define MT41J512M8RH125_EMIF_TIM3 0x501F84EF
  83. #define MT41J512M8RH125_EMIF_SDCFG 0x61C04BB2
  84. #define MT41J512M8RH125_EMIF_SDREF 0x0000093B
  85. #define MT41J512M8RH125_ZQ_CFG 0x50074BE4
  86. #define MT41J512M8RH125_DLL_LOCK_DIFF 0x1
  87. #define MT41J512M8RH125_RATIO 0x80
  88. #define MT41J512M8RH125_INVERT_CLKOUT 0x0
  89. #define MT41J512M8RH125_RD_DQS 0x3B
  90. #define MT41J512M8RH125_WR_DQS 0x3C
  91. #define MT41J512M8RH125_PHY_FIFO_WE 0xA5
  92. #define MT41J512M8RH125_PHY_WR_DATA 0x74
  93. #define MT41J512M8RH125_IOCTRL_VALUE 0x18B
  94. /**
  95. * Configure SDRAM
  96. */
  97. void config_sdram(const struct emif_regs *regs);
  98. /**
  99. * Set SDRAM timings
  100. */
  101. void set_sdram_timings(const struct emif_regs *regs);
  102. /**
  103. * Configure DDR PHY
  104. */
  105. void config_ddr_phy(const struct emif_regs *regs);
  106. /**
  107. * This structure represents the DDR registers on AM33XX devices.
  108. * We make use of DDR_PHY_BASE_ADDR2 to address the DATA1 registers that
  109. * correspond to DATA1 registers defined here.
  110. */
  111. struct ddr_regs {
  112. unsigned int resv0[7];
  113. unsigned int cm0csratio; /* offset 0x01C */
  114. unsigned int resv1[2];
  115. unsigned int cm0dldiff; /* offset 0x028 */
  116. unsigned int cm0iclkout; /* offset 0x02C */
  117. unsigned int resv2[8];
  118. unsigned int cm1csratio; /* offset 0x050 */
  119. unsigned int resv3[2];
  120. unsigned int cm1dldiff; /* offset 0x05C */
  121. unsigned int cm1iclkout; /* offset 0x060 */
  122. unsigned int resv4[8];
  123. unsigned int cm2csratio; /* offset 0x084 */
  124. unsigned int resv5[2];
  125. unsigned int cm2dldiff; /* offset 0x090 */
  126. unsigned int cm2iclkout; /* offset 0x094 */
  127. unsigned int resv6[12];
  128. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  129. unsigned int resv7[4];
  130. unsigned int dt0wdsratio0; /* offset 0x0DC */
  131. unsigned int resv8[4];
  132. unsigned int dt0wiratio0; /* offset 0x0F0 */
  133. unsigned int resv9;
  134. unsigned int dt0wimode0; /* offset 0x0F8 */
  135. unsigned int dt0giratio0; /* offset 0x0FC */
  136. unsigned int resv10;
  137. unsigned int dt0gimode0; /* offset 0x104 */
  138. unsigned int dt0fwsratio0; /* offset 0x108 */
  139. unsigned int resv11[4];
  140. unsigned int dt0dqoffset; /* offset 0x11C */
  141. unsigned int dt0wrsratio0; /* offset 0x120 */
  142. unsigned int resv12[4];
  143. unsigned int dt0rdelays0; /* offset 0x134 */
  144. unsigned int dt0dldiff0; /* offset 0x138 */
  145. };
  146. /**
  147. * Encapsulates DDR CMD control registers.
  148. */
  149. struct cmd_control {
  150. unsigned long cmd0csratio;
  151. unsigned long cmd0csforce;
  152. unsigned long cmd0csdelay;
  153. unsigned long cmd0dldiff;
  154. unsigned long cmd0iclkout;
  155. unsigned long cmd1csratio;
  156. unsigned long cmd1csforce;
  157. unsigned long cmd1csdelay;
  158. unsigned long cmd1dldiff;
  159. unsigned long cmd1iclkout;
  160. unsigned long cmd2csratio;
  161. unsigned long cmd2csforce;
  162. unsigned long cmd2csdelay;
  163. unsigned long cmd2dldiff;
  164. unsigned long cmd2iclkout;
  165. };
  166. /**
  167. * Encapsulates DDR DATA registers.
  168. */
  169. struct ddr_data {
  170. unsigned long datardsratio0;
  171. unsigned long datawdsratio0;
  172. unsigned long datawiratio0;
  173. unsigned long datagiratio0;
  174. unsigned long datafwsratio0;
  175. unsigned long datawrsratio0;
  176. unsigned long datauserank0delay;
  177. unsigned long datadldiff0;
  178. };
  179. /**
  180. * Configure DDR CMD control registers
  181. */
  182. void config_cmd_ctrl(const struct cmd_control *cmd);
  183. /**
  184. * Configure DDR DATA registers
  185. */
  186. void config_ddr_data(int data_macrono, const struct ddr_data *data);
  187. /**
  188. * This structure represents the DDR io control on AM33XX devices.
  189. */
  190. struct ddr_cmdtctrl {
  191. unsigned int resv1[1];
  192. unsigned int cm0ioctl;
  193. unsigned int cm1ioctl;
  194. unsigned int cm2ioctl;
  195. unsigned int resv2[12];
  196. unsigned int dt0ioctl;
  197. unsigned int dt1ioctl;
  198. };
  199. /**
  200. * Configure DDR io control registers
  201. */
  202. void config_io_ctrl(unsigned long val);
  203. struct ddr_ctrl {
  204. unsigned int ddrioctrl;
  205. unsigned int resv1[325];
  206. unsigned int ddrckectrl;
  207. };
  208. void config_ddr(unsigned int pll, unsigned int ioctrl,
  209. const struct ddr_data *data, const struct cmd_control *ctrl,
  210. const struct emif_regs *regs);
  211. #endif /* _DDR_DEFS_H */