mx51evk.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/gpio.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/mx5x_pins.h>
  27. #include <asm/arch/iomux.h>
  28. #include <asm/errno.h>
  29. #include <asm/arch/sys_proto.h>
  30. #include <asm/arch/crm_regs.h>
  31. #include <i2c.h>
  32. #include <mmc.h>
  33. #include <fsl_esdhc.h>
  34. #include <pmic.h>
  35. #include <fsl_pmic.h>
  36. #include <mc13892.h>
  37. DECLARE_GLOBAL_DATA_PTR;
  38. #ifdef CONFIG_FSL_ESDHC
  39. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  40. {MMC_SDHC1_BASE_ADDR, 1},
  41. {MMC_SDHC2_BASE_ADDR, 1},
  42. };
  43. #endif
  44. int dram_init(void)
  45. {
  46. /* dram_init must store complete ramsize in gd->ram_size */
  47. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  48. PHYS_SDRAM_1_SIZE);
  49. return 0;
  50. }
  51. static void setup_iomux_uart(void)
  52. {
  53. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  54. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  55. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  56. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  57. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  58. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  59. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  60. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  61. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  62. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  63. }
  64. static void setup_iomux_fec(void)
  65. {
  66. /*FEC_MDIO*/
  67. mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
  68. mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
  69. /*FEC_MDC*/
  70. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  71. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  72. /* FEC RDATA[3] */
  73. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  74. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  75. /* FEC RDATA[2] */
  76. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  77. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  78. /* FEC RDATA[1] */
  79. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  80. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  81. /* FEC RDATA[0] */
  82. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  83. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  84. /* FEC TDATA[3] */
  85. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  86. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  87. /* FEC TDATA[2] */
  88. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  89. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  90. /* FEC TDATA[1] */
  91. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  92. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  93. /* FEC TDATA[0] */
  94. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  95. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  96. /* FEC TX_EN */
  97. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  98. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  99. /* FEC TX_ER */
  100. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  101. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  102. /* FEC TX_CLK */
  103. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  104. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  105. /* FEC TX_COL */
  106. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  107. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  108. /* FEC RX_CLK */
  109. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  110. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  111. /* FEC RX_CRS */
  112. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  113. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  114. /* FEC RX_ER */
  115. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  116. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  117. /* FEC RX_DV */
  118. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  119. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  120. }
  121. #ifdef CONFIG_MXC_SPI
  122. static void setup_iomux_spi(void)
  123. {
  124. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  125. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  126. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
  127. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  128. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  129. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
  130. /* de-select SS1 of instance: ecspi1. */
  131. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  132. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
  133. /* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
  134. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  135. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
  136. /* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
  137. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
  138. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
  139. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  140. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  141. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
  142. }
  143. #endif
  144. static void power_init(void)
  145. {
  146. unsigned int val;
  147. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  148. struct pmic *p;
  149. pmic_init();
  150. p = get_pmic();
  151. /* Write needed to Power Gate 2 register */
  152. pmic_reg_read(p, REG_POWER_MISC, &val);
  153. val &= ~PWGT2SPIEN;
  154. pmic_reg_write(p, REG_POWER_MISC, val);
  155. /* Externally powered */
  156. pmic_reg_read(p, REG_CHARGE, &val);
  157. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  158. pmic_reg_write(p, REG_CHARGE, val);
  159. /* power up the system first */
  160. pmic_reg_write(p, REG_POWER_MISC, PWUP);
  161. /* Set core voltage to 1.1V */
  162. pmic_reg_read(p, REG_SW_0, &val);
  163. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  164. pmic_reg_write(p, REG_SW_0, val);
  165. /* Setup VCC (SW2) to 1.25 */
  166. pmic_reg_read(p, REG_SW_1, &val);
  167. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  168. pmic_reg_write(p, REG_SW_1, val);
  169. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  170. pmic_reg_read(p, REG_SW_2, &val);
  171. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  172. pmic_reg_write(p, REG_SW_2, val);
  173. udelay(50);
  174. /* Raise the core frequency to 800MHz */
  175. writel(0x0, &mxc_ccm->cacrr);
  176. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  177. /* Setup the switcher mode for SW1 & SW2*/
  178. pmic_reg_read(p, REG_SW_4, &val);
  179. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  180. (SWMODE_MASK << SWMODE2_SHIFT)));
  181. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  182. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  183. pmic_reg_write(p, REG_SW_4, val);
  184. /* Setup the switcher mode for SW3 & SW4 */
  185. pmic_reg_read(p, REG_SW_5, &val);
  186. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  187. (SWMODE_MASK << SWMODE4_SHIFT)));
  188. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  189. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  190. pmic_reg_write(p, REG_SW_5, val);
  191. /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
  192. pmic_reg_read(p, REG_SETTING_0, &val);
  193. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  194. val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
  195. pmic_reg_write(p, REG_SETTING_0, val);
  196. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  197. pmic_reg_read(p, REG_SETTING_1, &val);
  198. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  199. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
  200. pmic_reg_write(p, REG_SETTING_1, val);
  201. /* Configure VGEN3 and VCAM regulators to use external PNP */
  202. val = VGEN3CONFIG | VCAMCONFIG;
  203. pmic_reg_write(p, REG_MODE_1, val);
  204. udelay(200);
  205. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  206. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  207. VVIDEOEN | VAUDIOEN | VSDEN;
  208. pmic_reg_write(p, REG_MODE_1, val);
  209. mxc_request_iomux(MX51_PIN_EIM_A20, IOMUX_CONFIG_ALT1);
  210. gpio_direction_output(46, 0);
  211. udelay(500);
  212. gpio_set_value(46, 1);
  213. }
  214. #ifdef CONFIG_FSL_ESDHC
  215. int board_mmc_getcd(u8 *cd, struct mmc *mmc)
  216. {
  217. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  218. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  219. *cd = gpio_get_value(0);
  220. else
  221. *cd = gpio_get_value(6);
  222. return 0;
  223. }
  224. int board_mmc_init(bd_t *bis)
  225. {
  226. u32 index;
  227. s32 status = 0;
  228. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
  229. index++) {
  230. switch (index) {
  231. case 0:
  232. mxc_request_iomux(MX51_PIN_SD1_CMD,
  233. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  234. mxc_request_iomux(MX51_PIN_SD1_CLK,
  235. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  236. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  237. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  238. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  239. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  240. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  241. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  242. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  243. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  244. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  245. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  246. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  247. PAD_CTL_PUE_PULL |
  248. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  249. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  250. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  251. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  252. PAD_CTL_PUE_PULL |
  253. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  254. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  255. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  256. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  257. PAD_CTL_PUE_PULL |
  258. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  259. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  260. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  261. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  262. PAD_CTL_PUE_PULL |
  263. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  264. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  265. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  266. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  267. PAD_CTL_PUE_PULL |
  268. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  269. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  270. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  271. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  272. PAD_CTL_PUE_PULL |
  273. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  274. mxc_request_iomux(MX51_PIN_GPIO1_0,
  275. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  276. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  277. PAD_CTL_HYS_ENABLE);
  278. mxc_request_iomux(MX51_PIN_GPIO1_1,
  279. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  280. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  281. PAD_CTL_HYS_ENABLE);
  282. break;
  283. case 1:
  284. mxc_request_iomux(MX51_PIN_SD2_CMD,
  285. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  286. mxc_request_iomux(MX51_PIN_SD2_CLK,
  287. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  288. mxc_request_iomux(MX51_PIN_SD2_DATA0,
  289. IOMUX_CONFIG_ALT0);
  290. mxc_request_iomux(MX51_PIN_SD2_DATA1,
  291. IOMUX_CONFIG_ALT0);
  292. mxc_request_iomux(MX51_PIN_SD2_DATA2,
  293. IOMUX_CONFIG_ALT0);
  294. mxc_request_iomux(MX51_PIN_SD2_DATA3,
  295. IOMUX_CONFIG_ALT0);
  296. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  297. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  298. PAD_CTL_SRE_FAST);
  299. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  300. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  301. PAD_CTL_SRE_FAST);
  302. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  303. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  304. PAD_CTL_SRE_FAST);
  305. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  306. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  307. PAD_CTL_SRE_FAST);
  308. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  309. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  310. PAD_CTL_SRE_FAST);
  311. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  312. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  313. PAD_CTL_SRE_FAST);
  314. mxc_request_iomux(MX51_PIN_SD2_CMD,
  315. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  316. mxc_request_iomux(MX51_PIN_GPIO1_6,
  317. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  318. mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
  319. PAD_CTL_HYS_ENABLE);
  320. mxc_request_iomux(MX51_PIN_GPIO1_5,
  321. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  322. mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
  323. PAD_CTL_HYS_ENABLE);
  324. break;
  325. default:
  326. printf("Warning: you configured more ESDHC controller"
  327. "(%d) as supported by the board(2)\n",
  328. CONFIG_SYS_FSL_ESDHC_NUM);
  329. return status;
  330. }
  331. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  332. }
  333. return status;
  334. }
  335. #endif
  336. int board_early_init_f(void)
  337. {
  338. setup_iomux_uart();
  339. setup_iomux_fec();
  340. return 0;
  341. }
  342. int board_init(void)
  343. {
  344. /* address of boot parameters */
  345. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  346. return 0;
  347. }
  348. #ifdef CONFIG_BOARD_LATE_INIT
  349. int board_late_init(void)
  350. {
  351. #ifdef CONFIG_MXC_SPI
  352. setup_iomux_spi();
  353. power_init();
  354. #endif
  355. return 0;
  356. }
  357. #endif
  358. int checkboard(void)
  359. {
  360. puts("Board: MX51EVK\n");
  361. return 0;
  362. }