mpc8323erdb.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  3. *
  4. * Michael Barkowski <michael.barkowski@freescale.com>
  5. * Based on mpc832xmds file by Dave Liu <daveliu@freescale.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. */
  11. #include <common.h>
  12. #include <ioports.h>
  13. #include <mpc83xx.h>
  14. #include <i2c.h>
  15. #include <spd.h>
  16. #include <miiphy.h>
  17. #include <command.h>
  18. #include <libfdt.h>
  19. #if defined(CONFIG_PCI)
  20. #include <pci.h>
  21. #endif
  22. #if defined(CONFIG_SPD_EEPROM)
  23. #include <spd_sdram.h>
  24. #else
  25. #include <asm/mmu.h>
  26. #endif
  27. const qe_iop_conf_t qe_iop_conf_tab[] = {
  28. /* UCC3 */
  29. {1, 0, 1, 0, 1}, /* TxD0 */
  30. {1, 1, 1, 0, 1}, /* TxD1 */
  31. {1, 2, 1, 0, 1}, /* TxD2 */
  32. {1, 3, 1, 0, 1}, /* TxD3 */
  33. {1, 9, 1, 0, 1}, /* TxER */
  34. {1, 12, 1, 0, 1}, /* TxEN */
  35. {3, 24, 2, 0, 1}, /* TxCLK->CLK10 */
  36. {1, 4, 2, 0, 1}, /* RxD0 */
  37. {1, 5, 2, 0, 1}, /* RxD1 */
  38. {1, 6, 2, 0, 1}, /* RxD2 */
  39. {1, 7, 2, 0, 1}, /* RxD3 */
  40. {1, 8, 2, 0, 1}, /* RxER */
  41. {1, 10, 2, 0, 1}, /* RxDV */
  42. {0, 13, 2, 0, 1}, /* RxCLK->CLK9 */
  43. {1, 11, 2, 0, 1}, /* COL */
  44. {1, 13, 2, 0, 1}, /* CRS */
  45. /* UCC2 */
  46. {0, 18, 1, 0, 1}, /* TxD0 */
  47. {0, 19, 1, 0, 1}, /* TxD1 */
  48. {0, 20, 1, 0, 1}, /* TxD2 */
  49. {0, 21, 1, 0, 1}, /* TxD3 */
  50. {0, 27, 1, 0, 1}, /* TxER */
  51. {0, 30, 1, 0, 1}, /* TxEN */
  52. {3, 23, 2, 0, 1}, /* TxCLK->CLK3 */
  53. {0, 22, 2, 0, 1}, /* RxD0 */
  54. {0, 23, 2, 0, 1}, /* RxD1 */
  55. {0, 24, 2, 0, 1}, /* RxD2 */
  56. {0, 25, 2, 0, 1}, /* RxD3 */
  57. {0, 26, 1, 0, 1}, /* RxER */
  58. {0, 28, 2, 0, 1}, /* Rx_DV */
  59. {3, 21, 2, 0, 1}, /* RxCLK->CLK16 */
  60. {0, 29, 2, 0, 1}, /* COL */
  61. {0, 31, 2, 0, 1}, /* CRS */
  62. {3, 4, 3, 0, 2}, /* MDIO */
  63. {3, 5, 1, 0, 2}, /* MDC */
  64. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  65. };
  66. int board_early_init_f(void)
  67. {
  68. return 0;
  69. }
  70. int fixed_sdram(void);
  71. long int initdram(int board_type)
  72. {
  73. volatile immap_t *im = (immap_t *) CFG_IMMR;
  74. u32 msize = 0;
  75. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  76. return -1;
  77. /* DDR SDRAM - Main SODIMM */
  78. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  79. msize = fixed_sdram();
  80. /* return total bus SDRAM size(bytes) -- DDR */
  81. return (msize * 1024 * 1024);
  82. }
  83. /*************************************************************************
  84. * fixed sdram init -- doesn't use serial presence detect.
  85. ************************************************************************/
  86. int fixed_sdram(void)
  87. {
  88. volatile immap_t *im = (immap_t *) CFG_IMMR;
  89. u32 msize = 0;
  90. u32 ddr_size;
  91. u32 ddr_size_log2;
  92. msize = CFG_DDR_SIZE;
  93. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  94. (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
  95. if (ddr_size & 1) {
  96. return -1;
  97. }
  98. }
  99. im->sysconf.ddrlaw[0].ar =
  100. LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  101. im->ddr.sdram_clk_cntl = CFG_DDR_CLK_CNTL;
  102. im->ddr.csbnds[0].csbnds = CFG_DDR_CS0_BNDS;
  103. im->ddr.cs_config[0] = CFG_DDR_CS0_CONFIG;
  104. im->ddr.timing_cfg_0 = CFG_DDR_TIMING_0;
  105. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  106. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  107. im->ddr.timing_cfg_3 = CFG_DDR_TIMING_3;
  108. im->ddr.sdram_cfg = CFG_DDR_SDRAM_CFG;
  109. im->ddr.sdram_cfg2 = CFG_DDR_SDRAM_CFG2;
  110. im->ddr.sdram_mode = CFG_DDR_MODE;
  111. im->ddr.sdram_mode2 = CFG_DDR_MODE2;
  112. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  113. __asm__ __volatile__ ("sync");
  114. udelay(200);
  115. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  116. __asm__ __volatile__ ("sync");
  117. return msize;
  118. }
  119. int checkboard(void)
  120. {
  121. puts("Board: Freescale MPC8323ERDB\n");
  122. return 0;
  123. }
  124. static struct pci_region pci_regions[] = {
  125. {
  126. bus_start: CFG_PCI1_MEM_BASE,
  127. phys_start: CFG_PCI1_MEM_PHYS,
  128. size: CFG_PCI1_MEM_SIZE,
  129. flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
  130. },
  131. {
  132. bus_start: CFG_PCI1_MMIO_BASE,
  133. phys_start: CFG_PCI1_MMIO_PHYS,
  134. size: CFG_PCI1_MMIO_SIZE,
  135. flags: PCI_REGION_MEM
  136. },
  137. {
  138. bus_start: CFG_PCI1_IO_BASE,
  139. phys_start: CFG_PCI1_IO_PHYS,
  140. size: CFG_PCI1_IO_SIZE,
  141. flags: PCI_REGION_IO
  142. }
  143. };
  144. void pci_init_board(void)
  145. {
  146. volatile immap_t *immr = (volatile immap_t *)CFG_IMMR;
  147. volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
  148. volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
  149. struct pci_region *reg[] = { pci_regions };
  150. /* Enable all 3 PCI_CLK_OUTPUTs. */
  151. clk->occr |= 0xe0000000;
  152. /* Configure PCI Local Access Windows */
  153. pci_law[0].bar = CFG_PCI1_MEM_PHYS & LAWBAR_BAR;
  154. pci_law[0].ar = LBLAWAR_EN | LBLAWAR_512MB;
  155. pci_law[1].bar = CFG_PCI1_IO_PHYS & LAWBAR_BAR;
  156. pci_law[1].ar = LBLAWAR_EN | LBLAWAR_1MB;
  157. mpc83xx_pci_init(1, reg, 0);
  158. }
  159. #if defined(CONFIG_OF_BOARD_SETUP)
  160. void ft_board_setup(void *blob, bd_t *bd)
  161. {
  162. #if defined(CONFIG_OF_FLAT_TREE)
  163. u32 *p;
  164. int len;
  165. p = ft_get_prop(blob, "/memory/reg", &len);
  166. if (p != NULL) {
  167. *p++ = cpu_to_be32(bd->bi_memstart);
  168. *p = cpu_to_be32(bd->bi_memsize);
  169. }
  170. #endif
  171. ft_cpu_setup(blob, bd);
  172. #ifdef CONFIG_PCI
  173. ft_pci_setup(blob, bd);
  174. #endif
  175. }
  176. #endif