kup4x.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <mpc8xx.h>
  26. #include <post.h>
  27. #include "../common/kup.h"
  28. #ifdef CONFIG_KUP4K_LOGO
  29. /* #include "s1d13706.h" */
  30. #endif
  31. #define KUP4X_USB
  32. typedef struct {
  33. volatile unsigned char *VmemAddr;
  34. volatile unsigned char *RegAddr;
  35. } FB_INFO_S1D13xxx;
  36. /* ------------------------------------------------------------------------- */
  37. int usb_init_kup4x (void);
  38. #ifdef CONFIG_KUP4K_LOGO
  39. void lcd_logo (bd_t * bd);
  40. #endif
  41. /* ------------------------------------------------------------------------- */
  42. #define _NOT_USED_ 0xFFFFFFFF
  43. const uint sdram_table[] = {
  44. /*
  45. * Single Read. (Offset 0 in UPMA RAM)
  46. */
  47. 0x1F07FC04, 0xEEAEFC04, 0x11ADFC04, 0xEFBBBC00,
  48. 0x1FF77C47, /* last */
  49. /*
  50. * SDRAM Initialization (offset 5 in UPMA RAM)
  51. *
  52. * This is no UPM entry point. The following definition uses
  53. * the remaining space to establish an initialization
  54. * sequence, which is executed by a RUN command.
  55. *
  56. */
  57. 0x1FF77C35, 0xEFEABC34, 0x1FB57C35, /* last */
  58. /*
  59. * Burst Read. (Offset 8 in UPMA RAM)
  60. */
  61. 0x1F07FC04, 0xEEAEFC04, 0x10ADFC04, 0xF0AFFC00,
  62. 0xF0AFFC00, 0xF1AFFC00, 0xEFBBBC00, 0x1FF77C47, /* last */
  63. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  64. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  65. /*
  66. * Single Write. (Offset 18 in UPMA RAM)
  67. */
  68. 0x1F27FC04, 0xEEAEBC00, 0x01B93C04, 0x1FF77C47, /* last */
  69. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  70. /*
  71. * Burst Write. (Offset 20 in UPMA RAM)
  72. */
  73. 0x1F07FC04, 0xEEAEBC00, 0x10AD7C00, 0xF0AFFC00,
  74. 0xF0AFFC00, 0xE1BBBC04, 0x1FF77C47, /* last */
  75. _NOT_USED_,
  76. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  77. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  78. /*
  79. * Refresh (Offset 30 in UPMA RAM)
  80. */
  81. 0x1FF5FC84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
  82. 0xFFFFFC84, 0xFFFFFC07, /* last */
  83. _NOT_USED_, _NOT_USED_,
  84. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  85. /*
  86. * Exception. (Offset 3c in UPMA RAM)
  87. */
  88. 0x7FFFFC07, /* last */
  89. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  90. };
  91. /* ------------------------------------------------------------------------- */
  92. /*
  93. * Check Board Identity:
  94. */
  95. int checkboard (void)
  96. {
  97. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  98. volatile memctl8xx_t *memctl = &immap->im_memctl;
  99. volatile uchar *latch;
  100. uchar rev, mod;
  101. /*
  102. * Init ChipSelect #4 (CAN + HW-Latch)
  103. */
  104. memctl->memc_or4 = 0xFFFF8926;
  105. memctl->memc_br4 = 0x90000401;
  106. __asm__ ("eieio");
  107. latch = (volatile uchar *) 0x90000200;
  108. rev = (*latch & 0xF8) >> 3;
  109. mod = (*latch & 0x03);
  110. printf ("Board: KUP4X Rev %d.%d\n",rev,mod);
  111. return (0);
  112. }
  113. /* ------------------------------------------------------------------------- */
  114. phys_size_t initdram (int board_type)
  115. {
  116. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  117. volatile memctl8xx_t *memctl = &immap->im_memctl;
  118. long int size_b0 = 0;
  119. long int size_b1 = 0;
  120. long int size_b2 = 0;
  121. long int size_b3 = 0;
  122. upmconfig (UPMA, (uint *) sdram_table,
  123. sizeof (sdram_table) / sizeof (uint));
  124. /*
  125. * Preliminary prescaler for refresh (depends on number of
  126. * banks): This value is selected for four cycles every 62.4 us
  127. * with two SDRAM banks or four cycles every 31.2 us with one
  128. * bank. It will be adjusted after memory sizing.
  129. */
  130. memctl->memc_mptpr = CONFIG_SYS_MPTPR;
  131. memctl->memc_mar = 0x00000088;
  132. /*
  133. * Map controller banks 1 and 2 to the SDRAM banks 2 and 3 at
  134. * preliminary addresses - these have to be modified after the
  135. * SDRAM size has been determined.
  136. */
  137. /* memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM; */
  138. /* memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM; */
  139. /* memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM; */
  140. /* memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM; */
  141. memctl->memc_mamr = CONFIG_SYS_MAMR & (~(MAMR_PTAE)); /* no refresh yet */
  142. udelay (200);
  143. /* perform SDRAM initializsation sequence */
  144. memctl->memc_mcr = 0x80002105; /* SDRAM bank 0 */
  145. udelay (1);
  146. memctl->memc_mcr = 0x80002830; /* SDRAM bank 0 - execute twice */
  147. udelay (1);
  148. memctl->memc_mcr = 0x80002106; /* SDRAM bank 0 - RUN MRS Pattern from loc 6 */
  149. udelay (1);
  150. memctl->memc_mcr = 0x80004105; /* SDRAM bank 1 */
  151. udelay (1);
  152. memctl->memc_mcr = 0x80004830; /* SDRAM bank 1 - execute twice */
  153. udelay (1);
  154. memctl->memc_mcr = 0x80004106; /* SDRAM bank 1 - RUN MRS Pattern from loc 6 */
  155. udelay (1);
  156. memctl->memc_mcr = 0x80006105; /* SDRAM bank 2 */
  157. udelay (1);
  158. memctl->memc_mcr = 0x80006830; /* SDRAM bank 2 - execute twice */
  159. udelay (1);
  160. memctl->memc_mcr = 0x80006106; /* SDRAM bank 2 - RUN MRS Pattern from loc 6 */
  161. udelay (1);
  162. memctl->memc_mcr = 0x8000C105; /* SDRAM bank 2 */
  163. udelay (1);
  164. memctl->memc_mcr = 0x8000C830; /* SDRAM bank 2 - execute twice */
  165. udelay (1);
  166. memctl->memc_mcr = 0x8000C106; /* SDRAM bank 2 - RUN MRS Pattern from loc 6 */
  167. udelay (1);
  168. memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
  169. udelay (1000);
  170. #if 0 /* 4 x 8MB */
  171. size_b0 = 0x00800000;
  172. size_b1 = 0x00800000;
  173. size_b2 = 0x00800000;
  174. size_b3 = 0x00800000;
  175. memctl->memc_mptpr = CONFIG_SYS_MPTPR;
  176. udelay (1000);
  177. memctl->memc_or1 = 0xFF800A00;
  178. memctl->memc_br1 = 0x00000081;
  179. memctl->memc_or2 = 0xFF000A00;
  180. memctl->memc_br2 = 0x00800081;
  181. memctl->memc_or3 = 0xFE000A00;
  182. memctl->memc_br3 = 0x01000081;
  183. memctl->memc_or6 = 0xFE000A00;
  184. memctl->memc_br6 = 0x01800081;
  185. #else /* 4 x 16 MB */
  186. size_b0 = 0x01000000;
  187. size_b1 = 0x01000000;
  188. size_b2 = 0x01000000;
  189. size_b3 = 0x01000000;
  190. memctl->memc_mptpr = CONFIG_SYS_MPTPR;
  191. udelay (1000);
  192. memctl->memc_or1 = 0xFF000A00;
  193. memctl->memc_br1 = 0x00000081;
  194. memctl->memc_or2 = 0xFE000A00;
  195. memctl->memc_br2 = 0x01000081;
  196. memctl->memc_or3 = 0xFD000A00;
  197. memctl->memc_br3 = 0x02000081;
  198. memctl->memc_or6 = 0xFC000A00;
  199. memctl->memc_br6 = 0x03000081;
  200. #endif
  201. udelay (10000);
  202. return (size_b0 + size_b1 + size_b2 + size_b3);
  203. }
  204. /* ------------------------------------------------------------------------- */
  205. /*
  206. * Check memory range for valid RAM. A simple memory test determines
  207. * the actually available RAM size between addresses `base' and
  208. * `base + maxsize'. Some (not all) hardware errors are detected:
  209. * - short between address lines
  210. * - short between data lines
  211. */
  212. #if 0
  213. static long int dram_size (long int mamr_value, long int *base,
  214. long int maxsize)
  215. {
  216. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  217. volatile memctl8xx_t *memctl = &immap->im_memctl;
  218. volatile long int *addr;
  219. ulong cnt, val;
  220. ulong save[32]; /* to make test non-destructive */
  221. unsigned char i = 0;
  222. memctl->memc_mamr = mamr_value;
  223. for (cnt = maxsize / sizeof (long); cnt > 0; cnt >>= 1) {
  224. addr = base + cnt; /* pointer arith! */
  225. save[i++] = *addr;
  226. *addr = ~cnt;
  227. }
  228. /* write 0 to base address */
  229. addr = base;
  230. save[i] = *addr;
  231. *addr = 0;
  232. /* check at base address */
  233. if ((val = *addr) != 0) {
  234. *addr = save[i];
  235. return (0);
  236. }
  237. for (cnt = 1; cnt <= maxsize / sizeof (long); cnt <<= 1) {
  238. addr = base + cnt; /* pointer arith! */
  239. val = *addr;
  240. *addr = save[--i];
  241. if (val != (~cnt)) {
  242. return (cnt * sizeof (long));
  243. }
  244. }
  245. return (maxsize);
  246. }
  247. #endif
  248. int misc_init_r (void)
  249. {
  250. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  251. #ifdef CONFIG_IDE_LED
  252. /* Configure PA8 as output port */
  253. immap->im_ioport.iop_padir |= 0x80;
  254. immap->im_ioport.iop_paodr |= 0x80;
  255. immap->im_ioport.iop_papar &= ~0x80;
  256. immap->im_ioport.iop_padat |= 0x80; /* turn it off */
  257. #endif
  258. #ifdef KUP4X_USB
  259. usb_init_kup4x ();
  260. #endif
  261. load_sernum_ethaddr();
  262. setenv ("hw", "4x");
  263. poweron_key ();
  264. return (0);
  265. }