sbc8641d.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. * Joe Hamman joe.hamman@embeddedspecialties.com
  5. *
  6. * Copyright 2004 Freescale Semiconductor.
  7. * Jeff Brown
  8. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  9. *
  10. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <common.h>
  31. #include <command.h>
  32. #include <pci.h>
  33. #include <asm/processor.h>
  34. #include <asm/immap_86xx.h>
  35. #include <asm/immap_fsl_pci.h>
  36. #include <asm/fsl_ddr_sdram.h>
  37. #include <libfdt.h>
  38. #include <fdt_support.h>
  39. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  40. extern void ddr_enable_ecc (unsigned int dram_size);
  41. #endif
  42. long int fixed_sdram (void);
  43. int board_early_init_f (void)
  44. {
  45. return 0;
  46. }
  47. int checkboard (void)
  48. {
  49. puts ("Board: Wind River SBC8641D\n");
  50. return 0;
  51. }
  52. phys_size_t initdram (int board_type)
  53. {
  54. long dram_size = 0;
  55. #if defined(CONFIG_SPD_EEPROM)
  56. dram_size = fsl_ddr_sdram();
  57. #else
  58. dram_size = fixed_sdram ();
  59. #endif
  60. #if defined(CFG_RAMBOOT)
  61. puts (" DDR: ");
  62. return dram_size;
  63. #endif
  64. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  65. /*
  66. * Initialize and enable DDR ECC.
  67. */
  68. ddr_enable_ecc (dram_size);
  69. #endif
  70. puts (" DDR: ");
  71. return dram_size;
  72. }
  73. #if defined(CFG_DRAM_TEST)
  74. int testdram (void)
  75. {
  76. uint *pstart = (uint *) CFG_MEMTEST_START;
  77. uint *pend = (uint *) CFG_MEMTEST_END;
  78. uint *p;
  79. puts ("SDRAM test phase 1:\n");
  80. for (p = pstart; p < pend; p++)
  81. *p = 0xaaaaaaaa;
  82. for (p = pstart; p < pend; p++) {
  83. if (*p != 0xaaaaaaaa) {
  84. printf ("SDRAM test fails at: %08x\n", (uint) p);
  85. return 1;
  86. }
  87. }
  88. puts ("SDRAM test phase 2:\n");
  89. for (p = pstart; p < pend; p++)
  90. *p = 0x55555555;
  91. for (p = pstart; p < pend; p++) {
  92. if (*p != 0x55555555) {
  93. printf ("SDRAM test fails at: %08x\n", (uint) p);
  94. return 1;
  95. }
  96. }
  97. puts ("SDRAM test passed.\n");
  98. return 0;
  99. }
  100. #endif
  101. #if !defined(CONFIG_SPD_EEPROM)
  102. /*
  103. * Fixed sdram init -- doesn't use serial presence detect.
  104. */
  105. long int fixed_sdram (void)
  106. {
  107. #if !defined(CFG_RAMBOOT)
  108. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  109. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  110. ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
  111. ddr->cs1_bnds = CFG_DDR_CS1_BNDS;
  112. ddr->cs2_bnds = CFG_DDR_CS2_BNDS;
  113. ddr->cs3_bnds = CFG_DDR_CS3_BNDS;
  114. ddr->cs0_config = CFG_DDR_CS0_CONFIG;
  115. ddr->cs1_config = CFG_DDR_CS1_CONFIG;
  116. ddr->cs2_config = CFG_DDR_CS2_CONFIG;
  117. ddr->cs3_config = CFG_DDR_CS3_CONFIG;
  118. ddr->timing_cfg_3 = CFG_DDR_TIMING_3;
  119. ddr->timing_cfg_0 = CFG_DDR_TIMING_0;
  120. ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
  121. ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
  122. ddr->sdram_cfg_1 = CFG_DDR_CFG_1A;
  123. ddr->sdram_cfg_2 = CFG_DDR_CFG_2;
  124. ddr->sdram_mode_1 = CFG_DDR_MODE_1;
  125. ddr->sdram_mode_2 = CFG_DDR_MODE_2;
  126. ddr->sdram_mode_cntl = CFG_DDR_MODE_CTL;
  127. ddr->sdram_interval = CFG_DDR_INTERVAL;
  128. ddr->sdram_data_init = CFG_DDR_DATA_INIT;
  129. ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL;
  130. asm ("sync;isync");
  131. udelay (500);
  132. ddr->sdram_cfg_1 = CFG_DDR_CFG_1B;
  133. asm ("sync; isync");
  134. udelay (500);
  135. ddr = &immap->im_ddr2;
  136. ddr->cs0_bnds = CFG_DDR2_CS0_BNDS;
  137. ddr->cs1_bnds = CFG_DDR2_CS1_BNDS;
  138. ddr->cs2_bnds = CFG_DDR2_CS2_BNDS;
  139. ddr->cs3_bnds = CFG_DDR2_CS3_BNDS;
  140. ddr->cs0_config = CFG_DDR2_CS0_CONFIG;
  141. ddr->cs1_config = CFG_DDR2_CS1_CONFIG;
  142. ddr->cs2_config = CFG_DDR2_CS2_CONFIG;
  143. ddr->cs3_config = CFG_DDR2_CS3_CONFIG;
  144. ddr->timing_cfg_3 = CFG_DDR2_EXT_REFRESH;
  145. ddr->timing_cfg_0 = CFG_DDR2_TIMING_0;
  146. ddr->timing_cfg_1 = CFG_DDR2_TIMING_1;
  147. ddr->timing_cfg_2 = CFG_DDR2_TIMING_2;
  148. ddr->sdram_cfg_1 = CFG_DDR2_CFG_1A;
  149. ddr->sdram_cfg_2 = CFG_DDR2_CFG_2;
  150. ddr->sdram_mode_1 = CFG_DDR2_MODE_1;
  151. ddr->sdram_mode_2 = CFG_DDR2_MODE_2;
  152. ddr->sdram_mode_cntl = CFG_DDR2_MODE_CTL;
  153. ddr->sdram_interval = CFG_DDR2_INTERVAL;
  154. ddr->sdram_data_init = CFG_DDR2_DATA_INIT;
  155. ddr->sdram_clk_cntl = CFG_DDR2_CLK_CTRL;
  156. asm ("sync;isync");
  157. udelay (500);
  158. ddr->sdram_cfg_1 = CFG_DDR2_CFG_1B;
  159. asm ("sync; isync");
  160. udelay (500);
  161. #endif
  162. return CFG_SDRAM_SIZE * 1024 * 1024;
  163. }
  164. #endif /* !defined(CONFIG_SPD_EEPROM) */
  165. #if defined(CONFIG_PCI)
  166. /*
  167. * Initialize PCI Devices, report devices found.
  168. */
  169. #ifndef CONFIG_PCI_PNP
  170. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  171. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  172. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  173. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  174. PCI_ENET0_MEMADDR,
  175. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}},
  176. {}
  177. };
  178. #endif
  179. static struct pci_controller pci1_hose = {
  180. #ifndef CONFIG_PCI_PNP
  181. config_table:pci_mpc86xxcts_config_table
  182. #endif
  183. };
  184. #endif /* CONFIG_PCI */
  185. #ifdef CONFIG_PCI2
  186. static struct pci_controller pci2_hose;
  187. #endif /* CONFIG_PCI2 */
  188. int first_free_busno = 0;
  189. void pci_init_board(void)
  190. {
  191. volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
  192. volatile ccsr_gur_t *gur = &immap->im_gur;
  193. uint devdisr = gur->devdisr;
  194. uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
  195. >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
  196. #ifdef CONFIG_PCI1
  197. {
  198. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
  199. extern void fsl_pci_init(struct pci_controller *hose);
  200. struct pci_controller *hose = &pci1_hose;
  201. #ifdef DEBUG
  202. uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA)
  203. >> MPC8641_PORBMSR_HA_SHIFT;
  204. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  205. #endif
  206. if ((io_sel == 2 || io_sel == 3 || io_sel == 5
  207. || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
  208. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  209. debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
  210. debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det);
  211. if (pci->pme_msg_det) {
  212. pci->pme_msg_det = 0xffffffff;
  213. debug(" with errors. Clearing. Now 0x%08x",
  214. pci->pme_msg_det);
  215. }
  216. debug("\n");
  217. /* inbound */
  218. pci_set_region(hose->regions + 0,
  219. CFG_PCI_MEMORY_BUS,
  220. CFG_PCI_MEMORY_PHYS,
  221. CFG_PCI_MEMORY_SIZE,
  222. PCI_REGION_MEM | PCI_REGION_MEMORY);
  223. /* outbound memory */
  224. pci_set_region(hose->regions + 1,
  225. CFG_PCI1_MEM_BASE,
  226. CFG_PCI1_MEM_PHYS,
  227. CFG_PCI1_MEM_SIZE,
  228. PCI_REGION_MEM);
  229. /* outbound io */
  230. pci_set_region(hose->regions + 2,
  231. CFG_PCI1_IO_BASE,
  232. CFG_PCI1_IO_PHYS,
  233. CFG_PCI1_IO_SIZE,
  234. PCI_REGION_IO);
  235. hose->region_count = 3;
  236. hose->first_busno=first_free_busno;
  237. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  238. fsl_pci_init(hose);
  239. first_free_busno=hose->last_busno+1;
  240. printf (" PCI-EXPRESS 1 on bus %02x - %02x\n",
  241. hose->first_busno,hose->last_busno);
  242. } else {
  243. puts("PCI-EXPRESS 1: Disabled\n");
  244. }
  245. }
  246. #else
  247. puts("PCI-EXPRESS1: Disabled\n");
  248. #endif /* CONFIG_PCI1 */
  249. #ifdef CONFIG_PCI2
  250. {
  251. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI2_ADDR;
  252. extern void fsl_pci_init(struct pci_controller *hose);
  253. struct pci_controller *hose = &pci2_hose;
  254. /* inbound */
  255. pci_set_region(hose->regions + 0,
  256. CFG_PCI_MEMORY_BUS,
  257. CFG_PCI_MEMORY_PHYS,
  258. CFG_PCI_MEMORY_SIZE,
  259. PCI_REGION_MEM | PCI_REGION_MEMORY);
  260. /* outbound memory */
  261. pci_set_region(hose->regions + 1,
  262. CFG_PCI2_MEM_BASE,
  263. CFG_PCI2_MEM_PHYS,
  264. CFG_PCI2_MEM_SIZE,
  265. PCI_REGION_MEM);
  266. /* outbound io */
  267. pci_set_region(hose->regions + 2,
  268. CFG_PCI2_IO_BASE,
  269. CFG_PCI2_IO_PHYS,
  270. CFG_PCI2_IO_SIZE,
  271. PCI_REGION_IO);
  272. hose->region_count = 3;
  273. hose->first_busno=first_free_busno;
  274. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  275. fsl_pci_init(hose);
  276. first_free_busno=hose->last_busno+1;
  277. printf (" PCI-EXPRESS 2 on bus %02x - %02x\n",
  278. hose->first_busno,hose->last_busno);
  279. }
  280. #else
  281. puts("PCI-EXPRESS 2: Disabled\n");
  282. #endif /* CONFIG_PCI2 */
  283. }
  284. #if defined(CONFIG_OF_BOARD_SETUP)
  285. void
  286. ft_board_setup (void *blob, bd_t *bd)
  287. {
  288. int node, tmp[2];
  289. const char *path;
  290. ft_cpu_setup(blob, bd);
  291. node = fdt_path_offset(blob, "/aliases");
  292. tmp[0] = 0;
  293. if (node >= 0) {
  294. #ifdef CONFIG_PCI1
  295. path = fdt_getprop(blob, node, "pci0", NULL);
  296. if (path) {
  297. tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno;
  298. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  299. }
  300. #endif
  301. #ifdef CONFIG_PCI2
  302. path = fdt_getprop(blob, node, "pci1", NULL);
  303. if (path) {
  304. tmp[1] = pci2_hose.last_busno - pci2_hose.first_busno;
  305. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  306. }
  307. #endif
  308. }
  309. }
  310. #endif
  311. void sbc8641d_reset_board (void)
  312. {
  313. puts ("Resetting board....\n");
  314. }
  315. /*
  316. * get_board_sys_clk
  317. * Clock is fixed at 1GHz on this board. Used for CONFIG_SYS_CLK_FREQ
  318. */
  319. unsigned long get_board_sys_clk (ulong dummy)
  320. {
  321. int i;
  322. ulong val = 0;
  323. i = 5;
  324. i &= 0x07;
  325. switch (i) {
  326. case 0:
  327. val = 33000000;
  328. break;
  329. case 1:
  330. val = 40000000;
  331. break;
  332. case 2:
  333. val = 50000000;
  334. break;
  335. case 3:
  336. val = 66000000;
  337. break;
  338. case 4:
  339. val = 83000000;
  340. break;
  341. case 5:
  342. val = 100000000;
  343. break;
  344. case 6:
  345. val = 134000000;
  346. break;
  347. case 7:
  348. val = 166000000;
  349. break;
  350. }
  351. return val;
  352. }