uli526x.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
  3. *
  4. * Author: Roy Zang <tie-fei.zang@freescale.com>, Sep, 2007
  5. *
  6. * Description:
  7. * ULI 526x Ethernet port driver.
  8. * Based on the Linux driver: drivers/net/tulip/uli526x.c
  9. *
  10. * This is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <common.h>
  16. #include <malloc.h>
  17. #include <net.h>
  18. #include <asm/io.h>
  19. #include <pci.h>
  20. #include <miiphy.h>
  21. /* some kernel function compatible define */
  22. #undef DEBUG
  23. /* Board/System/Debug information/definition */
  24. #define ULI_VENDOR_ID 0x10B9
  25. #define ULI5261_DEVICE_ID 0x5261
  26. #define ULI5263_DEVICE_ID 0x5263
  27. /* ULi M5261 ID*/
  28. #define PCI_ULI5261_ID (ULI5261_DEVICE_ID << 16 | ULI_VENDOR_ID)
  29. /* ULi M5263 ID*/
  30. #define PCI_ULI5263_ID (ULI5263_DEVICE_ID << 16 | ULI_VENDOR_ID)
  31. #define ULI526X_IO_SIZE 0x100
  32. #define TX_DESC_CNT 0x10 /* Allocated Tx descriptors */
  33. #define RX_DESC_CNT PKTBUFSRX /* Allocated Rx descriptors */
  34. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  35. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  36. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  37. #define TX_BUF_ALLOC 0x300
  38. #define RX_ALLOC_SIZE PKTSIZE
  39. #define ULI526X_RESET 1
  40. #define CR0_DEFAULT 0
  41. #define CR6_DEFAULT 0x22200000
  42. #define CR7_DEFAULT 0x180c1
  43. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  44. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  45. #define MAX_PACKET_SIZE 1514
  46. #define ULI5261_MAX_MULTICAST 14
  47. #define RX_COPY_SIZE 100
  48. #define MAX_CHECK_PACKET 0x8000
  49. #define ULI526X_10MHF 0
  50. #define ULI526X_100MHF 1
  51. #define ULI526X_10MFD 4
  52. #define ULI526X_100MFD 5
  53. #define ULI526X_AUTO 8
  54. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  55. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  56. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  57. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  58. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  59. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  60. /* CR9 definition: SROM/MII */
  61. #define CR9_SROM_READ 0x4800
  62. #define CR9_SRCS 0x1
  63. #define CR9_SRCLK 0x2
  64. #define CR9_CRDOUT 0x8
  65. #define SROM_DATA_0 0x0
  66. #define SROM_DATA_1 0x4
  67. #define PHY_DATA_1 0x20000
  68. #define PHY_DATA_0 0x00000
  69. #define MDCLKH 0x10000
  70. #define PHY_POWER_DOWN 0x800
  71. #define SROM_V41_CODE 0x14
  72. #define SROM_CLK_WRITE(data, ioaddr) do { \
  73. outl(data|CR9_SROM_READ|CR9_SRCS, ioaddr); \
  74. udelay(5); \
  75. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK, ioaddr); \
  76. udelay(5); \
  77. outl(data|CR9_SROM_READ|CR9_SRCS, ioaddr); \
  78. udelay(5); \
  79. } while (0)
  80. /* Structure/enum declaration */
  81. struct tx_desc {
  82. u32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  83. char *tx_buf_ptr; /* Data for us */
  84. struct tx_desc *next_tx_desc;
  85. };
  86. struct rx_desc {
  87. u32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  88. char *rx_buf_ptr; /* Data for us */
  89. struct rx_desc *next_rx_desc;
  90. };
  91. struct uli526x_board_info {
  92. u32 chip_id; /* Chip vendor/Device ID */
  93. pci_dev_t pdev;
  94. long ioaddr; /* I/O base address */
  95. u32 cr0_data;
  96. u32 cr5_data;
  97. u32 cr6_data;
  98. u32 cr7_data;
  99. u32 cr15_data;
  100. /* pointer for memory physical address */
  101. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  102. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  103. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  104. dma_addr_t first_tx_desc_dma;
  105. dma_addr_t first_rx_desc_dma;
  106. /* descriptor pointer */
  107. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  108. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  109. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  110. struct tx_desc *first_tx_desc;
  111. struct tx_desc *tx_insert_ptr;
  112. struct tx_desc *tx_remove_ptr;
  113. struct rx_desc *first_rx_desc;
  114. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  115. unsigned long tx_packet_cnt; /* transmitted packet count */
  116. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  117. u8 media_mode; /* user specify media mode */
  118. u8 op_mode; /* real work dedia mode */
  119. u8 phy_addr;
  120. /* NIC SROM data */
  121. unsigned char srom[128];
  122. };
  123. enum uli526x_offsets {
  124. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  125. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  126. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  127. DCR15 = 0x78
  128. };
  129. enum uli526x_CR6_bits {
  130. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  131. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  132. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  133. };
  134. /* Global variable declaration -- */
  135. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  136. static struct tx_desc desc_pool_array[DESC_ALL_CNT + 0x20]
  137. __attribute__ ((aligned(32)));
  138. static char buf_pool[TX_BUF_ALLOC * TX_DESC_CNT + 4];
  139. /* For module input parameter */
  140. static int mode = 8;
  141. /* function declaration -- */
  142. static int uli526x_start_xmit(struct eth_device *dev,
  143. volatile void *packet, int length);
  144. static const struct ethtool_ops netdev_ethtool_ops;
  145. static u16 read_srom_word(long, int);
  146. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  147. static void allocate_rx_buffer(struct uli526x_board_info *);
  148. static void update_cr6(u32, unsigned long);
  149. static u16 phy_read(unsigned long, u8, u8, u32);
  150. static u16 phy_readby_cr10(unsigned long, u8, u8);
  151. static void phy_write(unsigned long, u8, u8, u16, u32);
  152. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  153. static void phy_write_1bit(unsigned long, u32, u32);
  154. static u16 phy_read_1bit(unsigned long, u32);
  155. static int uli526x_rx_packet(struct eth_device *);
  156. static void uli526x_free_tx_pkt(struct eth_device *,
  157. struct uli526x_board_info *);
  158. static void uli526x_reuse_buf(struct rx_desc *);
  159. static void uli526x_init(struct eth_device *);
  160. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  161. static int uli526x_init_one(struct eth_device *, bd_t *);
  162. static void uli526x_disable(struct eth_device *);
  163. static void set_mac_addr(struct eth_device *);
  164. static struct pci_device_id uli526x_pci_tbl[] = {
  165. { ULI_VENDOR_ID, ULI5261_DEVICE_ID}, /* 5261 device */
  166. { ULI_VENDOR_ID, ULI5263_DEVICE_ID}, /* 5263 device */
  167. {}
  168. };
  169. /* ULI526X network board routine */
  170. /*
  171. * Search ULI526X board, register it
  172. */
  173. int uli526x_initialize(bd_t *bis)
  174. {
  175. pci_dev_t devno;
  176. int card_number = 0;
  177. struct eth_device *dev;
  178. struct uli526x_board_info *db; /* board information structure */
  179. u32 iobase;
  180. int idx = 0;
  181. while (1) {
  182. /* Find PCI device */
  183. devno = pci_find_devices(uli526x_pci_tbl, idx++);
  184. if (devno < 0)
  185. break;
  186. pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase);
  187. iobase &= ~0xf;
  188. dev = (struct eth_device *)malloc(sizeof *dev);
  189. sprintf(dev->name, "uli526x#%d\n", card_number);
  190. db = (struct uli526x_board_info *)
  191. malloc(sizeof(struct uli526x_board_info));
  192. dev->priv = db;
  193. db->pdev = devno;
  194. dev->iobase = iobase;
  195. dev->init = uli526x_init_one;
  196. dev->halt = uli526x_disable;
  197. dev->send = uli526x_start_xmit;
  198. dev->recv = uli526x_rx_packet;
  199. /* init db */
  200. db->ioaddr = dev->iobase;
  201. /* get chip id */
  202. pci_read_config_dword(devno, PCI_VENDOR_ID, &db->chip_id);
  203. #ifdef DEBUG
  204. printf("uli526x: uli526x @0x%x\n", iobase);
  205. printf("uli526x: chip_id%x\n", db->chip_id);
  206. #endif
  207. eth_register(dev);
  208. card_number++;
  209. pci_write_config_byte(devno, PCI_LATENCY_TIMER, 0x20);
  210. udelay(10 * 1000);
  211. }
  212. return card_number;
  213. }
  214. static int uli526x_init_one(struct eth_device *dev, bd_t *bis)
  215. {
  216. struct uli526x_board_info *db = dev->priv;
  217. int i;
  218. switch (mode) {
  219. case ULI526X_10MHF:
  220. case ULI526X_100MHF:
  221. case ULI526X_10MFD:
  222. case ULI526X_100MFD:
  223. uli526x_media_mode = mode;
  224. break;
  225. default:
  226. uli526x_media_mode = ULI526X_AUTO;
  227. break;
  228. }
  229. /* Allocate Tx/Rx descriptor memory */
  230. db->desc_pool_ptr = (uchar *)&desc_pool_array[0];
  231. db->desc_pool_dma_ptr = (dma_addr_t)&desc_pool_array[0];
  232. if (db->desc_pool_ptr == NULL)
  233. return -1;
  234. db->buf_pool_ptr = (uchar *)&buf_pool[0];
  235. db->buf_pool_dma_ptr = (dma_addr_t)&buf_pool[0];
  236. if (db->buf_pool_ptr == NULL)
  237. return -1;
  238. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  239. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  240. db->buf_pool_start = db->buf_pool_ptr;
  241. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  242. #ifdef DEBUG
  243. printf("%s(): db->ioaddr= 0x%x\n",
  244. __FUNCTION__, db->ioaddr);
  245. printf("%s(): media_mode= 0x%x\n",
  246. __FUNCTION__, uli526x_media_mode);
  247. printf("%s(): db->desc_pool_ptr= 0x%x\n",
  248. __FUNCTION__, db->desc_pool_ptr);
  249. printf("%s(): db->desc_pool_dma_ptr= 0x%x\n",
  250. __FUNCTION__, db->desc_pool_dma_ptr);
  251. printf("%s(): db->buf_pool_ptr= 0x%x\n",
  252. __FUNCTION__, db->buf_pool_ptr);
  253. printf("%s(): db->buf_pool_dma_ptr= 0x%x\n",
  254. __FUNCTION__, db->buf_pool_dma_ptr);
  255. #endif
  256. /* read 64 word srom data */
  257. for (i = 0; i < 64; i++)
  258. ((u16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr,
  259. i));
  260. /* Set Node address */
  261. if (((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0)
  262. /* SROM absent, so write MAC address to ID Table */
  263. set_mac_addr(dev);
  264. else { /*Exist SROM*/
  265. for (i = 0; i < 6; i++)
  266. dev->enetaddr[i] = db->srom[20 + i];
  267. }
  268. #ifdef DEBUG
  269. for (i = 0; i < 6; i++)
  270. printf("%c%02x", i ? ':' : ' ', dev->enetaddr[i]);
  271. #endif
  272. db->PHY_reg4 = 0x1e0;
  273. /* system variable init */
  274. db->cr6_data = CR6_DEFAULT ;
  275. db->cr6_data |= ULI526X_TXTH_256;
  276. db->cr0_data = CR0_DEFAULT;
  277. uli526x_init(dev);
  278. return 0;
  279. }
  280. static void uli526x_disable(struct eth_device *dev)
  281. {
  282. #ifdef DEBUG
  283. printf("uli526x_disable\n");
  284. #endif
  285. struct uli526x_board_info *db = dev->priv;
  286. if (!((inl(db->ioaddr + DCR12)) & 0x8)) {
  287. /* Reset & stop ULI526X board */
  288. outl(ULI526X_RESET, db->ioaddr + DCR0);
  289. udelay(5);
  290. phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  291. /* reset the board */
  292. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  293. update_cr6(db->cr6_data, dev->iobase);
  294. outl(0, dev->iobase + DCR7); /* Disable Interrupt */
  295. outl(inl(dev->iobase + DCR5), dev->iobase + DCR5);
  296. }
  297. }
  298. /* Initialize ULI526X board
  299. * Reset ULI526X board
  300. * Initialize TX/Rx descriptor chain structure
  301. * Send the set-up frame
  302. * Enable Tx/Rx machine
  303. */
  304. static void uli526x_init(struct eth_device *dev)
  305. {
  306. struct uli526x_board_info *db = dev->priv;
  307. u8 phy_tmp;
  308. u16 phy_value;
  309. u16 phy_reg_reset;
  310. /* Reset M526x MAC controller */
  311. outl(ULI526X_RESET, db->ioaddr + DCR0); /* RESET MAC */
  312. udelay(100);
  313. outl(db->cr0_data, db->ioaddr + DCR0);
  314. udelay(5);
  315. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  316. db->phy_addr = 1;
  317. db->tx_packet_cnt = 0;
  318. for (phy_tmp = 0; phy_tmp < 32; phy_tmp++) {
  319. /* peer add */
  320. phy_value = phy_read(db->ioaddr, phy_tmp, 3, db->chip_id);
  321. if (phy_value != 0xffff && phy_value != 0) {
  322. db->phy_addr = phy_tmp;
  323. break;
  324. }
  325. }
  326. #ifdef DEBUG
  327. printf("%s(): db->ioaddr= 0x%x\n", __FUNCTION__, db->ioaddr);
  328. printf("%s(): db->phy_addr= 0x%x\n", __FUNCTION__, db->phy_addr);
  329. #endif
  330. if (phy_tmp == 32)
  331. printf("Can not find the phy address!!!");
  332. /* Parser SROM and media mode */
  333. db->media_mode = uli526x_media_mode;
  334. if (!(inl(db->ioaddr + DCR12) & 0x8)) {
  335. /* Phyxcer capability setting */
  336. phy_reg_reset = phy_read(db->ioaddr,
  337. db->phy_addr, 0, db->chip_id);
  338. phy_reg_reset = (phy_reg_reset | 0x8000);
  339. phy_write(db->ioaddr, db->phy_addr, 0,
  340. phy_reg_reset, db->chip_id);
  341. udelay(500);
  342. /* Process Phyxcer Media Mode */
  343. uli526x_set_phyxcer(db);
  344. }
  345. /* Media Mode Process */
  346. if (!(db->media_mode & ULI526X_AUTO))
  347. db->op_mode = db->media_mode; /* Force Mode */
  348. /* Initialize Transmit/Receive decriptor and CR3/4 */
  349. uli526x_descriptor_init(db, db->ioaddr);
  350. /* Init CR6 to program M526X operation */
  351. update_cr6(db->cr6_data, db->ioaddr);
  352. /* Init CR7, interrupt active bit */
  353. db->cr7_data = CR7_DEFAULT;
  354. outl(db->cr7_data, db->ioaddr + DCR7);
  355. /* Init CR15, Tx jabber and Rx watchdog timer */
  356. outl(db->cr15_data, db->ioaddr + DCR15);
  357. /* Enable ULI526X Tx/Rx function */
  358. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  359. update_cr6(db->cr6_data, db->ioaddr);
  360. while (!(inl(db->ioaddr + DCR12) & 0x8))
  361. udelay(10);
  362. }
  363. /*
  364. * Hardware start transmission.
  365. * Send a packet to media from the upper layer.
  366. */
  367. static int uli526x_start_xmit(struct eth_device *dev,
  368. volatile void *packet, int length)
  369. {
  370. struct uli526x_board_info *db = dev->priv;
  371. struct tx_desc *txptr;
  372. unsigned int len = length;
  373. /* Too large packet check */
  374. if (len > MAX_PACKET_SIZE) {
  375. printf(": big packet = %d\n", len);
  376. return 0;
  377. }
  378. /* No Tx resource check, it never happen nromally */
  379. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  380. printf("No Tx resource %ld\n", db->tx_packet_cnt);
  381. return 0;
  382. }
  383. /* Disable NIC interrupt */
  384. outl(0, dev->iobase + DCR7);
  385. /* transmit this packet */
  386. txptr = db->tx_insert_ptr;
  387. memcpy((char *)txptr->tx_buf_ptr, (char *)packet, (int)length);
  388. txptr->tdes1 = cpu_to_le32(0xe1000000 | length);
  389. /* Point to next transmit free descriptor */
  390. db->tx_insert_ptr = txptr->next_tx_desc;
  391. /* Transmit Packet Process */
  392. if ((db->tx_packet_cnt < TX_DESC_CNT)) {
  393. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  394. db->tx_packet_cnt++; /* Ready to send */
  395. outl(0x1, dev->iobase + DCR1); /* Issue Tx polling */
  396. }
  397. /* Got ULI526X status */
  398. db->cr5_data = inl(db->ioaddr + DCR5);
  399. outl(db->cr5_data, db->ioaddr + DCR5);
  400. #ifdef TX_DEBUG
  401. printf("%s(): length = 0x%x\n", __FUNCTION__, length);
  402. printf("%s(): cr5_data=%x\n", __FUNCTION__, db->cr5_data);
  403. #endif
  404. outl(db->cr7_data, dev->iobase + DCR7);
  405. uli526x_free_tx_pkt(dev, db);
  406. return length;
  407. }
  408. /*
  409. * Free TX resource after TX complete
  410. */
  411. static void uli526x_free_tx_pkt(struct eth_device *dev,
  412. struct uli526x_board_info *db)
  413. {
  414. struct tx_desc *txptr;
  415. u32 tdes0;
  416. txptr = db->tx_remove_ptr;
  417. while (db->tx_packet_cnt) {
  418. tdes0 = le32_to_cpu(txptr->tdes0);
  419. /* printf(DRV_NAME ": tdes0=%x\n", tdes0); */
  420. if (tdes0 & 0x80000000)
  421. break;
  422. /* A packet sent completed */
  423. db->tx_packet_cnt--;
  424. if (tdes0 != 0x7fffffff) {
  425. #ifdef TX_DEBUG
  426. printf("%s()tdes0=%x\n", __FUNCTION__, tdes0);
  427. #endif
  428. if (tdes0 & TDES0_ERR_MASK) {
  429. if (tdes0 & 0x0002) { /* UnderRun */
  430. if (!(db->cr6_data & CR6_SFT)) {
  431. db->cr6_data = db->cr6_data |
  432. CR6_SFT;
  433. update_cr6(db->cr6_data,
  434. db->ioaddr);
  435. }
  436. }
  437. }
  438. }
  439. txptr = txptr->next_tx_desc;
  440. }/* End of while */
  441. /* Update TX remove pointer to next */
  442. db->tx_remove_ptr = txptr;
  443. }
  444. /*
  445. * Receive the come packet and pass to upper layer
  446. */
  447. static int uli526x_rx_packet(struct eth_device *dev)
  448. {
  449. struct uli526x_board_info *db = dev->priv;
  450. struct rx_desc *rxptr;
  451. int rxlen = 0;
  452. u32 rdes0;
  453. rxptr = db->rx_ready_ptr;
  454. rdes0 = le32_to_cpu(rxptr->rdes0);
  455. #ifdef RX_DEBUG
  456. printf("%s(): rxptr->rdes0=%x:%x\n", __FUNCTION__, rxptr->rdes0);
  457. #endif
  458. if (!(rdes0 & 0x80000000)) { /* packet owner check */
  459. if ((rdes0 & 0x300) != 0x300) {
  460. /* A packet without First/Last flag */
  461. /* reuse this buf */
  462. printf("A packet without First/Last flag");
  463. uli526x_reuse_buf(rxptr);
  464. } else {
  465. /* A packet with First/Last flag */
  466. rxlen = ((rdes0 >> 16) & 0x3fff) - 4;
  467. #ifdef RX_DEBUG
  468. printf("%s(): rxlen =%x\n", __FUNCTION__, rxlen);
  469. #endif
  470. /* error summary bit check */
  471. if (rdes0 & 0x8000) {
  472. /* This is a error packet */
  473. printf("Error: rdes0: %x\n", rdes0);
  474. }
  475. if (!(rdes0 & 0x8000) ||
  476. ((db->cr6_data & CR6_PM) && (rxlen > 6))) {
  477. #ifdef RX_DEBUG
  478. printf("%s(): rx_skb_ptr =%x\n",
  479. __FUNCTION__, rxptr->rx_buf_ptr);
  480. printf("%s(): rxlen =%x\n",
  481. __FUNCTION__, rxlen);
  482. printf("%s(): buf addr =%x\n",
  483. __FUNCTION__, rxptr->rx_buf_ptr);
  484. printf("%s(): rxlen =%x\n",
  485. __FUNCTION__, rxlen);
  486. int i;
  487. for (i = 0; i < 0x20; i++)
  488. printf("%s(): data[%x] =%x\n",
  489. __FUNCTION__, i, rxptr->rx_buf_ptr[i]);
  490. #endif
  491. NetReceive((uchar *)rxptr->rx_buf_ptr, rxlen);
  492. uli526x_reuse_buf(rxptr);
  493. } else {
  494. /* Reuse SKB buffer when the packet is error */
  495. printf("Reuse buffer, rdes0");
  496. uli526x_reuse_buf(rxptr);
  497. }
  498. }
  499. rxptr = rxptr->next_rx_desc;
  500. }
  501. db->rx_ready_ptr = rxptr;
  502. return rxlen;
  503. }
  504. /*
  505. * Reuse the RX buffer
  506. */
  507. static void uli526x_reuse_buf(struct rx_desc *rxptr)
  508. {
  509. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000)))
  510. rxptr->rdes0 = cpu_to_le32(0x80000000);
  511. else
  512. printf("Buffer reuse method error");
  513. }
  514. /*
  515. * Initialize transmit/Receive descriptor
  516. * Using Chain structure, and allocate Tx/Rx buffer
  517. */
  518. static void uli526x_descriptor_init(struct uli526x_board_info *db,
  519. unsigned long ioaddr)
  520. {
  521. struct tx_desc *tmp_tx;
  522. struct rx_desc *tmp_rx;
  523. unsigned char *tmp_buf;
  524. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  525. dma_addr_t tmp_buf_dma;
  526. int i;
  527. /* tx descriptor start pointer */
  528. db->tx_insert_ptr = db->first_tx_desc;
  529. db->tx_remove_ptr = db->first_tx_desc;
  530. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  531. /* rx descriptor start pointer */
  532. db->first_rx_desc = (void *)db->first_tx_desc +
  533. sizeof(struct tx_desc) * TX_DESC_CNT;
  534. db->first_rx_desc_dma = db->first_tx_desc_dma +
  535. sizeof(struct tx_desc) * TX_DESC_CNT;
  536. db->rx_ready_ptr = db->first_rx_desc;
  537. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  538. #ifdef DEBUG
  539. printf("%s(): db->first_tx_desc= 0x%x\n",
  540. __FUNCTION__, db->first_tx_desc);
  541. printf("%s(): db->first_rx_desc_dma= 0x%x\n",
  542. __FUNCTION__, db->first_rx_desc_dma);
  543. #endif
  544. /* Init Transmit chain */
  545. tmp_buf = db->buf_pool_start;
  546. tmp_buf_dma = db->buf_pool_dma_start;
  547. tmp_tx_dma = db->first_tx_desc_dma;
  548. for (tmp_tx = db->first_tx_desc, i = 0;
  549. i < TX_DESC_CNT; i++, tmp_tx++) {
  550. tmp_tx->tx_buf_ptr = (char *)tmp_buf;
  551. tmp_tx->tdes0 = cpu_to_le32(0);
  552. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  553. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  554. tmp_tx_dma += sizeof(struct tx_desc);
  555. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  556. tmp_tx->next_tx_desc = tmp_tx + 1;
  557. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  558. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  559. }
  560. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  561. tmp_tx->next_tx_desc = db->first_tx_desc;
  562. /* Init Receive descriptor chain */
  563. tmp_rx_dma = db->first_rx_desc_dma;
  564. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT;
  565. i++, tmp_rx++) {
  566. tmp_rx->rdes0 = cpu_to_le32(0);
  567. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  568. tmp_rx_dma += sizeof(struct rx_desc);
  569. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  570. tmp_rx->next_rx_desc = tmp_rx + 1;
  571. }
  572. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  573. tmp_rx->next_rx_desc = db->first_rx_desc;
  574. /* pre-allocate Rx buffer */
  575. allocate_rx_buffer(db);
  576. }
  577. /*
  578. * Update CR6 value
  579. * Firstly stop ULI526X, then written value and start
  580. */
  581. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  582. {
  583. outl(cr6_data, ioaddr + DCR6);
  584. udelay(5);
  585. }
  586. /*
  587. * Allocate rx buffer,
  588. */
  589. static void allocate_rx_buffer(struct uli526x_board_info *db)
  590. {
  591. int index;
  592. struct rx_desc *rxptr;
  593. rxptr = db->first_rx_desc;
  594. u32 addr;
  595. for (index = 0; index < RX_DESC_CNT; index++) {
  596. addr = (u32)NetRxPackets[index];
  597. addr += (16 - (addr & 15));
  598. rxptr->rx_buf_ptr = (char *) addr;
  599. rxptr->rdes2 = cpu_to_le32(addr);
  600. rxptr->rdes0 = cpu_to_le32(0x80000000);
  601. #ifdef DEBUG
  602. printf("%s(): Number 0x%x:\n", __FUNCTION__, index);
  603. printf("%s(): addr 0x%x:\n", __FUNCTION__, addr);
  604. printf("%s(): rxptr address = 0x%x\n", __FUNCTION__, rxptr);
  605. printf("%s(): rxptr buf address = 0x%x\n", \
  606. __FUNCTION__, rxptr->rx_buf_ptr);
  607. printf("%s(): rdes2 = 0x%x\n", __FUNCTION__, rxptr->rdes2);
  608. #endif
  609. rxptr = rxptr->next_rx_desc;
  610. }
  611. }
  612. /*
  613. * Read one word data from the serial ROM
  614. */
  615. static u16 read_srom_word(long ioaddr, int offset)
  616. {
  617. int i;
  618. u16 srom_data = 0;
  619. long cr9_ioaddr = ioaddr + DCR9;
  620. outl(CR9_SROM_READ, cr9_ioaddr);
  621. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  622. /* Send the Read Command 110b */
  623. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  624. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  625. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  626. /* Send the offset */
  627. for (i = 5; i >= 0; i--) {
  628. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  629. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  630. }
  631. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  632. for (i = 16; i > 0; i--) {
  633. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  634. udelay(5);
  635. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT)
  636. ? 1 : 0);
  637. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  638. udelay(5);
  639. }
  640. outl(CR9_SROM_READ, cr9_ioaddr);
  641. return srom_data;
  642. }
  643. /*
  644. * Set 10/100 phyxcer capability
  645. * AUTO mode : phyxcer register4 is NIC capability
  646. * Force mode: phyxcer register4 is the force media
  647. */
  648. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  649. {
  650. u16 phy_reg;
  651. /* Phyxcer capability setting */
  652. phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  653. if (db->media_mode & ULI526X_AUTO) {
  654. /* AUTO Mode */
  655. phy_reg |= db->PHY_reg4;
  656. } else {
  657. /* Force Mode */
  658. switch (db->media_mode) {
  659. case ULI526X_10MHF: phy_reg |= 0x20; break;
  660. case ULI526X_10MFD: phy_reg |= 0x40; break;
  661. case ULI526X_100MHF: phy_reg |= 0x80; break;
  662. case ULI526X_100MFD: phy_reg |= 0x100; break;
  663. }
  664. }
  665. /* Write new capability to Phyxcer Reg4 */
  666. if (!(phy_reg & 0x01e0)) {
  667. phy_reg |= db->PHY_reg4;
  668. db->media_mode |= ULI526X_AUTO;
  669. }
  670. phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  671. /* Restart Auto-Negotiation */
  672. phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  673. udelay(50);
  674. }
  675. /*
  676. * Write a word to Phy register
  677. */
  678. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset,
  679. u16 phy_data, u32 chip_id)
  680. {
  681. u16 i;
  682. unsigned long ioaddr;
  683. if (chip_id == PCI_ULI5263_ID) {
  684. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  685. return;
  686. }
  687. /* M5261/M5263 Chip */
  688. ioaddr = iobase + DCR9;
  689. /* Send 33 synchronization clock to Phy controller */
  690. for (i = 0; i < 35; i++)
  691. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  692. /* Send start command(01) to Phy */
  693. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  694. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  695. /* Send write command(01) to Phy */
  696. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  697. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  698. /* Send Phy address */
  699. for (i = 0x10; i > 0; i = i >> 1)
  700. phy_write_1bit(ioaddr, phy_addr & i ?
  701. PHY_DATA_1 : PHY_DATA_0, chip_id);
  702. /* Send register address */
  703. for (i = 0x10; i > 0; i = i >> 1)
  704. phy_write_1bit(ioaddr, offset & i ?
  705. PHY_DATA_1 : PHY_DATA_0, chip_id);
  706. /* written trasnition */
  707. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  708. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  709. /* Write a word data to PHY controller */
  710. for (i = 0x8000; i > 0; i >>= 1)
  711. phy_write_1bit(ioaddr, phy_data & i ?
  712. PHY_DATA_1 : PHY_DATA_0, chip_id);
  713. }
  714. /*
  715. * Read a word data from phy register
  716. */
  717. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
  718. {
  719. int i;
  720. u16 phy_data;
  721. unsigned long ioaddr;
  722. if (chip_id == PCI_ULI5263_ID)
  723. return phy_readby_cr10(iobase, phy_addr, offset);
  724. /* M5261/M5263 Chip */
  725. ioaddr = iobase + DCR9;
  726. /* Send 33 synchronization clock to Phy controller */
  727. for (i = 0; i < 35; i++)
  728. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  729. /* Send start command(01) to Phy */
  730. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  731. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  732. /* Send read command(10) to Phy */
  733. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  734. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  735. /* Send Phy address */
  736. for (i = 0x10; i > 0; i = i >> 1)
  737. phy_write_1bit(ioaddr, phy_addr & i ?
  738. PHY_DATA_1 : PHY_DATA_0, chip_id);
  739. /* Send register address */
  740. for (i = 0x10; i > 0; i = i >> 1)
  741. phy_write_1bit(ioaddr, offset & i ?
  742. PHY_DATA_1 : PHY_DATA_0, chip_id);
  743. /* Skip transition state */
  744. phy_read_1bit(ioaddr, chip_id);
  745. /* read 16bit data */
  746. for (phy_data = 0, i = 0; i < 16; i++) {
  747. phy_data <<= 1;
  748. phy_data |= phy_read_1bit(ioaddr, chip_id);
  749. }
  750. return phy_data;
  751. }
  752. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  753. {
  754. unsigned long ioaddr, cr10_value;
  755. ioaddr = iobase + DCR10;
  756. cr10_value = phy_addr;
  757. cr10_value = (cr10_value<<5) + offset;
  758. cr10_value = (cr10_value<<16) + 0x08000000;
  759. outl(cr10_value, ioaddr);
  760. udelay(1);
  761. while (1) {
  762. cr10_value = inl(ioaddr);
  763. if (cr10_value & 0x10000000)
  764. break;
  765. }
  766. return (cr10_value&0x0ffff);
  767. }
  768. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr,
  769. u8 offset, u16 phy_data)
  770. {
  771. unsigned long ioaddr, cr10_value;
  772. ioaddr = iobase + DCR10;
  773. cr10_value = phy_addr;
  774. cr10_value = (cr10_value<<5) + offset;
  775. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  776. outl(cr10_value, ioaddr);
  777. udelay(1);
  778. }
  779. /*
  780. * Write one bit data to Phy Controller
  781. */
  782. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  783. {
  784. outl(phy_data , ioaddr); /* MII Clock Low */
  785. udelay(1);
  786. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  787. udelay(1);
  788. outl(phy_data , ioaddr); /* MII Clock Low */
  789. udelay(1);
  790. }
  791. /*
  792. * Read one bit phy data from PHY controller
  793. */
  794. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  795. {
  796. u16 phy_data;
  797. outl(0x50000 , ioaddr);
  798. udelay(1);
  799. phy_data = (inl(ioaddr) >> 19) & 0x1;
  800. outl(0x40000 , ioaddr);
  801. udelay(1);
  802. return phy_data;
  803. }
  804. /*
  805. * Set MAC address to ID Table
  806. */
  807. static void set_mac_addr(struct eth_device *dev)
  808. {
  809. int i;
  810. u16 addr;
  811. struct uli526x_board_info *db = dev->priv;
  812. outl(0x10000, db->ioaddr + DCR0); /* Diagnosis mode */
  813. /* Reset dianostic pointer port */
  814. outl(0x1c0, db->ioaddr + DCR13);
  815. outl(0, db->ioaddr + DCR14); /* Clear reset port */
  816. outl(0x10, db->ioaddr + DCR14); /* Reset ID Table pointer */
  817. outl(0, db->ioaddr + DCR14); /* Clear reset port */
  818. outl(0, db->ioaddr + DCR13); /* Clear CR13 */
  819. /* Select ID Table access port */
  820. outl(0x1b0, db->ioaddr + DCR13);
  821. /* Read MAC address from CR14 */
  822. for (i = 0; i < 3; i++) {
  823. addr = dev->enetaddr[2 * i] | (dev->enetaddr[2 * i + 1] << 8);
  824. outl(addr, db->ioaddr + DCR14);
  825. }
  826. /* write end */
  827. outl(0, db->ioaddr + DCR13); /* Clear CR13 */
  828. outl(0, db->ioaddr + DCR0); /* Clear CR0 */
  829. udelay(10);
  830. return;
  831. }