ads5121.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. * (C) Copyright 2007 DENX Software Engineering
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. */
  23. #include <common.h>
  24. #include <mpc512x.h>
  25. #include <asm/bitops.h>
  26. #include <command.h>
  27. #include <fdt_support.h>
  28. #ifdef CONFIG_MISC_INIT_R
  29. #include <i2c.h>
  30. #endif
  31. #include "iopin.h" /* for iopin_initialize() prototype */
  32. /* Clocks in use */
  33. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  34. CLOCK_SCCR1_LPC_EN | \
  35. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  36. CLOCK_SCCR1_PSCFIFO_EN | \
  37. CLOCK_SCCR1_DDR_EN | \
  38. CLOCK_SCCR1_FEC_EN | \
  39. CLOCK_SCCR1_PCI_EN | \
  40. CLOCK_SCCR1_TPR_EN)
  41. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  42. CLOCK_SCCR2_SPDIF_EN | \
  43. CLOCK_SCCR2_DIU_EN | \
  44. CLOCK_SCCR2_I2C_EN)
  45. #define CSAW_START(start) ((start) & 0xFFFF0000)
  46. #define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
  47. long int fixed_sdram(void);
  48. int board_early_init_f (void)
  49. {
  50. volatile immap_t *im = (immap_t *) CFG_IMMR;
  51. u32 lpcaw;
  52. /*
  53. * Initialize Local Window for the CPLD registers access (CS2 selects
  54. * the CPLD chip)
  55. */
  56. im->sysconf.lpcs2aw = CSAW_START(CFG_CPLD_BASE) |
  57. CSAW_STOP(CFG_CPLD_BASE, CFG_CPLD_SIZE);
  58. im->lpc.cs_cfg[2] = CFG_CS2_CFG;
  59. /*
  60. * According to MPC5121e RM, configuring local access windows should
  61. * be followed by a dummy read of the config register that was
  62. * modified last and an isync
  63. */
  64. lpcaw = im->sysconf.lpcs2aw;
  65. __asm__ __volatile__ ("isync");
  66. /*
  67. * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
  68. *
  69. * Without this the flash identification routine fails, as it needs to issue
  70. * write commands in order to establish the device ID.
  71. */
  72. #ifdef CONFIG_ADS5121_REV2
  73. *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
  74. #else
  75. if (*((u8 *)(CFG_CPLD_BASE + 0x08)) & 0x04) {
  76. *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
  77. } else {
  78. /* running from Backup flash */
  79. *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0x32;
  80. }
  81. #endif
  82. /*
  83. * Configure Flash Speed
  84. */
  85. *((volatile u32 *)(CFG_IMMR + LPC_OFFSET + CS0_CONFIG)) = CFG_CS0_CFG;
  86. /*
  87. * Enable clocks
  88. */
  89. im->clk.sccr[0] = SCCR1_CLOCKS_EN;
  90. im->clk.sccr[1] = SCCR2_CLOCKS_EN;
  91. return 0;
  92. }
  93. phys_size_t initdram (int board_type)
  94. {
  95. u32 msize = 0;
  96. msize = fixed_sdram ();
  97. return msize;
  98. }
  99. /*
  100. * fixed sdram init -- the board doesn't use memory modules that have serial presence
  101. * detect or similar mechanism for discovery of the DRAM settings
  102. */
  103. long int fixed_sdram (void)
  104. {
  105. volatile immap_t *im = (immap_t *) CFG_IMMR;
  106. u32 msize = CFG_DDR_SIZE * 1024 * 1024;
  107. u32 msize_log2 = __ilog2 (msize);
  108. u32 i;
  109. /* Initialize IO Control */
  110. im->io_ctrl.regs[MEM_IDX] = IOCTRL_MUX_DDR;
  111. /* Initialize DDR Local Window */
  112. im->sysconf.ddrlaw.bar = CFG_DDR_BASE & 0xFFFFF000;
  113. im->sysconf.ddrlaw.ar = msize_log2 - 1;
  114. /*
  115. * According to MPC5121e RM, configuring local access windows should
  116. * be followed by a dummy read of the config register that was
  117. * modified last and an isync
  118. */
  119. i = im->sysconf.ddrlaw.ar;
  120. __asm__ __volatile__ ("isync");
  121. /* Enable DDR */
  122. im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_EN;
  123. /* Initialize DDR Priority Manager */
  124. im->mddrc.prioman_config1 = CFG_MDDRCGRP_PM_CFG1;
  125. im->mddrc.prioman_config2 = CFG_MDDRCGRP_PM_CFG2;
  126. im->mddrc.hiprio_config = CFG_MDDRCGRP_HIPRIO_CFG;
  127. im->mddrc.lut_table0_main_upper = CFG_MDDRCGRP_LUT0_MU;
  128. im->mddrc.lut_table0_main_lower = CFG_MDDRCGRP_LUT0_ML;
  129. im->mddrc.lut_table1_main_upper = CFG_MDDRCGRP_LUT1_MU;
  130. im->mddrc.lut_table1_main_lower = CFG_MDDRCGRP_LUT1_ML;
  131. im->mddrc.lut_table2_main_upper = CFG_MDDRCGRP_LUT2_MU;
  132. im->mddrc.lut_table2_main_lower = CFG_MDDRCGRP_LUT2_ML;
  133. im->mddrc.lut_table3_main_upper = CFG_MDDRCGRP_LUT3_MU;
  134. im->mddrc.lut_table3_main_lower = CFG_MDDRCGRP_LUT3_ML;
  135. im->mddrc.lut_table4_main_upper = CFG_MDDRCGRP_LUT4_MU;
  136. im->mddrc.lut_table4_main_lower = CFG_MDDRCGRP_LUT4_ML;
  137. im->mddrc.lut_table0_alternate_upper = CFG_MDDRCGRP_LUT0_AU;
  138. im->mddrc.lut_table0_alternate_lower = CFG_MDDRCGRP_LUT0_AL;
  139. im->mddrc.lut_table1_alternate_upper = CFG_MDDRCGRP_LUT1_AU;
  140. im->mddrc.lut_table1_alternate_lower = CFG_MDDRCGRP_LUT1_AL;
  141. im->mddrc.lut_table2_alternate_upper = CFG_MDDRCGRP_LUT2_AU;
  142. im->mddrc.lut_table2_alternate_lower = CFG_MDDRCGRP_LUT2_AL;
  143. im->mddrc.lut_table3_alternate_upper = CFG_MDDRCGRP_LUT3_AU;
  144. im->mddrc.lut_table3_alternate_lower = CFG_MDDRCGRP_LUT3_AL;
  145. im->mddrc.lut_table4_alternate_upper = CFG_MDDRCGRP_LUT4_AU;
  146. im->mddrc.lut_table4_alternate_lower = CFG_MDDRCGRP_LUT4_AL;
  147. /* Initialize MDDRC */
  148. im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG;
  149. im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0;
  150. im->mddrc.ddr_time_config1 = CFG_MDDRC_TIME_CFG1;
  151. im->mddrc.ddr_time_config2 = CFG_MDDRC_TIME_CFG2;
  152. /* Initialize DDR */
  153. for (i = 0; i < 10; i++)
  154. im->mddrc.ddr_command = CFG_MICRON_NOP;
  155. im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
  156. im->mddrc.ddr_command = CFG_MICRON_NOP;
  157. im->mddrc.ddr_command = CFG_MICRON_RFSH;
  158. im->mddrc.ddr_command = CFG_MICRON_NOP;
  159. im->mddrc.ddr_command = CFG_MICRON_RFSH;
  160. im->mddrc.ddr_command = CFG_MICRON_NOP;
  161. im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
  162. im->mddrc.ddr_command = CFG_MICRON_NOP;
  163. im->mddrc.ddr_command = CFG_MICRON_EM2;
  164. im->mddrc.ddr_command = CFG_MICRON_NOP;
  165. im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
  166. im->mddrc.ddr_command = CFG_MICRON_EM2;
  167. im->mddrc.ddr_command = CFG_MICRON_EM3;
  168. im->mddrc.ddr_command = CFG_MICRON_EN_DLL;
  169. im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
  170. im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
  171. im->mddrc.ddr_command = CFG_MICRON_RFSH;
  172. im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
  173. im->mddrc.ddr_command = CFG_MICRON_OCD_DEFAULT;
  174. im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
  175. im->mddrc.ddr_command = CFG_MICRON_NOP;
  176. /* Start MDDRC */
  177. im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0_RUN;
  178. im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_RUN;
  179. return msize;
  180. }
  181. int misc_init_r(void)
  182. {
  183. u8 tmp_val;
  184. extern int ads5121_diu_init(void);
  185. /* Using this for DIU init before the driver in linux takes over
  186. * Enable the TFP410 Encoder (I2C address 0x38)
  187. */
  188. i2c_set_bus_num(2);
  189. tmp_val = 0xBF;
  190. i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
  191. /* Verify if enabled */
  192. tmp_val = 0;
  193. i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
  194. debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
  195. tmp_val = 0x10;
  196. i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
  197. /* Verify if enabled */
  198. tmp_val = 0;
  199. i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
  200. debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
  201. #ifdef CONFIG_FSL_DIU_FB
  202. #if !(defined(CONFIG_VIDEO) || defined(CONFIG_CFB_CONSOLE))
  203. ads5121_diu_init();
  204. #endif
  205. #endif
  206. return 0;
  207. }
  208. int checkboard (void)
  209. {
  210. ushort brd_rev = *(vu_short *) (CFG_CPLD_BASE + 0x00);
  211. uchar cpld_rev = *(vu_char *) (CFG_CPLD_BASE + 0x02);
  212. printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
  213. brd_rev, cpld_rev);
  214. /* initialize function mux & slew rate IO inter alia on IO Pins */
  215. iopin_initialize();
  216. return 0;
  217. }
  218. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  219. void ft_board_setup(void *blob, bd_t *bd)
  220. {
  221. ft_cpu_setup(blob, bd);
  222. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  223. }
  224. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */