sbc8548.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. /*
  2. * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. *
  5. * Copyright 2004, 2007 Freescale Semiconductor.
  6. *
  7. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <pci.h>
  29. #include <asm/processor.h>
  30. #include <asm/immap_85xx.h>
  31. #include <asm/immap_fsl_pci.h>
  32. #include <asm/fsl_ddr_sdram.h>
  33. #include <spd_sdram.h>
  34. #include <miiphy.h>
  35. #include <libfdt.h>
  36. #include <fdt_support.h>
  37. DECLARE_GLOBAL_DATA_PTR;
  38. void local_bus_init(void);
  39. void sdram_init(void);
  40. long int fixed_sdram (void);
  41. int board_early_init_f (void)
  42. {
  43. return 0;
  44. }
  45. int checkboard (void)
  46. {
  47. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  48. volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  49. volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
  50. printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
  51. (*rev) >> 4);
  52. /*
  53. * Initialize local bus.
  54. */
  55. local_bus_init ();
  56. /*
  57. * Fix CPU2 errata: A core hang possible while executing a
  58. * msync instruction and a snoopable transaction from an I/O
  59. * master tagged to make quick forward progress is present.
  60. */
  61. ecm->eebpcr |= (1 << 16);
  62. /*
  63. * Hack TSEC 3 and 4 IO voltages.
  64. */
  65. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  66. ecm->eedr = 0xffffffff; /* clear ecm errors */
  67. ecm->eeer = 0xffffffff; /* enable ecm errors */
  68. return 0;
  69. }
  70. phys_size_t
  71. initdram(int board_type)
  72. {
  73. long dram_size = 0;
  74. puts("Initializing\n");
  75. #if defined(CONFIG_DDR_DLL)
  76. {
  77. /*
  78. * Work around to stabilize DDR DLL MSYNC_IN.
  79. * Errata DDR9 seems to have been fixed.
  80. * This is now the workaround for Errata DDR11:
  81. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  82. */
  83. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  84. gur->ddrdllcr = 0x81000000;
  85. asm("sync;isync;msync");
  86. udelay(200);
  87. }
  88. #endif
  89. #if defined(CONFIG_SPD_EEPROM)
  90. dram_size = fsl_ddr_sdram();
  91. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  92. dram_size *= 0x100000;
  93. #else
  94. dram_size = fixed_sdram ();
  95. #endif
  96. /*
  97. * SDRAM Initialization
  98. */
  99. sdram_init();
  100. puts(" DDR: ");
  101. return dram_size;
  102. }
  103. /*
  104. * Initialize Local Bus
  105. */
  106. void
  107. local_bus_init(void)
  108. {
  109. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  110. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  111. uint clkdiv;
  112. uint lbc_hz;
  113. sys_info_t sysinfo;
  114. get_sys_info(&sysinfo);
  115. clkdiv = (lbc->lcrr & 0x0f) * 2;
  116. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  117. gur->lbiuiplldcr1 = 0x00078080;
  118. if (clkdiv == 16) {
  119. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  120. } else if (clkdiv == 8) {
  121. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  122. } else if (clkdiv == 4) {
  123. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  124. }
  125. lbc->lcrr |= 0x00030000;
  126. asm("sync;isync;msync");
  127. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  128. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  129. }
  130. /*
  131. * Initialize SDRAM memory on the Local Bus.
  132. */
  133. void
  134. sdram_init(void)
  135. {
  136. #if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
  137. uint idx;
  138. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  139. uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
  140. uint lsdmr_common;
  141. puts(" SDRAM: ");
  142. print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  143. /*
  144. * Setup SDRAM Base and Option Registers
  145. */
  146. lbc->or3 = CONFIG_SYS_OR3_PRELIM;
  147. asm("msync");
  148. lbc->br3 = CONFIG_SYS_BR3_PRELIM;
  149. asm("msync");
  150. lbc->lbcr = CONFIG_SYS_LBC_LBCR;
  151. asm("msync");
  152. lbc->lsrt = CONFIG_SYS_LBC_LSRT;
  153. lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
  154. asm("msync");
  155. /*
  156. * MPC8548 uses "new" 15-16 style addressing.
  157. */
  158. lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
  159. lsdmr_common |= CONFIG_SYS_LBC_LSDMR_BSMA1516;
  160. /*
  161. * Issue PRECHARGE ALL command.
  162. */
  163. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_PCHALL;
  164. asm("sync;msync");
  165. *sdram_addr = 0xff;
  166. ppcDcbf((unsigned long) sdram_addr);
  167. udelay(100);
  168. /*
  169. * Issue 8 AUTO REFRESH commands.
  170. */
  171. for (idx = 0; idx < 8; idx++) {
  172. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH;
  173. asm("sync;msync");
  174. *sdram_addr = 0xff;
  175. ppcDcbf((unsigned long) sdram_addr);
  176. udelay(100);
  177. }
  178. /*
  179. * Issue 8 MODE-set command.
  180. */
  181. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_MRW;
  182. asm("sync;msync");
  183. *sdram_addr = 0xff;
  184. ppcDcbf((unsigned long) sdram_addr);
  185. udelay(100);
  186. /*
  187. * Issue NORMAL OP command.
  188. */
  189. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_NORMAL;
  190. asm("sync;msync");
  191. *sdram_addr = 0xff;
  192. ppcDcbf((unsigned long) sdram_addr);
  193. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  194. #endif /* enable SDRAM init */
  195. }
  196. #if defined(CONFIG_SYS_DRAM_TEST)
  197. int
  198. testdram(void)
  199. {
  200. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  201. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  202. uint *p;
  203. printf("Testing DRAM from 0x%08x to 0x%08x\n",
  204. CONFIG_SYS_MEMTEST_START,
  205. CONFIG_SYS_MEMTEST_END);
  206. printf("DRAM test phase 1:\n");
  207. for (p = pstart; p < pend; p++)
  208. *p = 0xaaaaaaaa;
  209. for (p = pstart; p < pend; p++) {
  210. if (*p != 0xaaaaaaaa) {
  211. printf ("DRAM test fails at: %08x\n", (uint) p);
  212. return 1;
  213. }
  214. }
  215. printf("DRAM test phase 2:\n");
  216. for (p = pstart; p < pend; p++)
  217. *p = 0x55555555;
  218. for (p = pstart; p < pend; p++) {
  219. if (*p != 0x55555555) {
  220. printf ("DRAM test fails at: %08x\n", (uint) p);
  221. return 1;
  222. }
  223. }
  224. printf("DRAM test passed.\n");
  225. return 0;
  226. }
  227. #endif
  228. #if !defined(CONFIG_SPD_EEPROM)
  229. /*************************************************************************
  230. * fixed_sdram init -- doesn't use serial presence detect.
  231. * assumes 256MB DDR2 SDRAM SODIMM, without ECC, running at DDR400 speed.
  232. ************************************************************************/
  233. long int fixed_sdram (void)
  234. {
  235. #define CONFIG_SYS_DDR_CONTROL 0xc300c000
  236. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  237. ddr->cs0_bnds = 0x0000007f;
  238. ddr->cs1_bnds = 0x008000ff;
  239. ddr->cs2_bnds = 0x00000000;
  240. ddr->cs3_bnds = 0x00000000;
  241. ddr->cs0_config = 0x80010101;
  242. ddr->cs1_config = 0x80010101;
  243. ddr->cs2_config = 0x00000000;
  244. ddr->cs3_config = 0x00000000;
  245. ddr->timing_cfg_3 = 0x00000000;
  246. ddr->timing_cfg_0 = 0x00220802;
  247. ddr->timing_cfg_1 = 0x38377322;
  248. ddr->timing_cfg_2 = 0x0fa044C7;
  249. ddr->sdram_cfg = 0x4300C000;
  250. ddr->sdram_cfg_2 = 0x24401000;
  251. ddr->sdram_mode = 0x23C00542;
  252. ddr->sdram_mode_2 = 0x00000000;
  253. ddr->sdram_interval = 0x05080100;
  254. ddr->sdram_md_cntl = 0x00000000;
  255. ddr->sdram_data_init = 0x00000000;
  256. ddr->sdram_clk_cntl = 0x03800000;
  257. asm("sync;isync;msync");
  258. udelay(500);
  259. #if defined (CONFIG_DDR_ECC)
  260. /* Enable ECC checking */
  261. ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
  262. #else
  263. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  264. #endif
  265. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  266. }
  267. #endif
  268. #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
  269. /* For some reason the Tundra PCI bridge shows up on itself as a
  270. * different device. Work around that by refusing to configure it.
  271. */
  272. void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
  273. static struct pci_config_table pci_sbc8548_config_table[] = {
  274. {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
  275. {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
  276. {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
  277. mpc85xx_config_via_usbide, {0,0,0}},
  278. {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
  279. mpc85xx_config_via_usb, {0,0,0}},
  280. {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
  281. mpc85xx_config_via_usb2, {0,0,0}},
  282. {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
  283. mpc85xx_config_via_power, {0,0,0}},
  284. {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
  285. mpc85xx_config_via_ac97, {0,0,0}},
  286. {},
  287. };
  288. static struct pci_controller pci1_hose = {
  289. config_table: pci_sbc8548_config_table};
  290. #endif /* CONFIG_PCI */
  291. #ifdef CONFIG_PCI2
  292. static struct pci_controller pci2_hose;
  293. #endif /* CONFIG_PCI2 */
  294. #ifdef CONFIG_PCIE1
  295. static struct pci_controller pcie1_hose;
  296. #endif /* CONFIG_PCIE1 */
  297. int first_free_busno=0;
  298. extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
  299. extern void fsl_pci_init(struct pci_controller *hose);
  300. void
  301. pci_init_board(void)
  302. {
  303. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  304. #ifdef CONFIG_PCI1
  305. {
  306. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  307. struct pci_controller *hose = &pci1_hose;
  308. struct pci_config_table *table;
  309. struct pci_region *r = hose->regions;
  310. uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
  311. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  312. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  313. uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6);
  314. uint pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
  315. if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
  316. printf (" PCI: %d bit, %s MHz, %s, %s, %s\n",
  317. (pci_32) ? 32 : 64,
  318. (pci_speed == 33333000) ? "33" :
  319. (pci_speed == 66666000) ? "66" : "unknown",
  320. pci_clk_sel ? "sync" : "async",
  321. pci_agent ? "agent" : "host",
  322. pci_arb ? "arbiter" : "external-arbiter"
  323. );
  324. /* inbound */
  325. r += fsl_pci_setup_inbound_windows(r);
  326. /* outbound memory */
  327. pci_set_region(r++,
  328. CONFIG_SYS_PCI1_MEM_BASE,
  329. CONFIG_SYS_PCI1_MEM_PHYS,
  330. CONFIG_SYS_PCI1_MEM_SIZE,
  331. PCI_REGION_MEM);
  332. /* outbound io */
  333. pci_set_region(r++,
  334. CONFIG_SYS_PCI1_IO_BASE,
  335. CONFIG_SYS_PCI1_IO_PHYS,
  336. CONFIG_SYS_PCI1_IO_SIZE,
  337. PCI_REGION_IO);
  338. hose->region_count = r - hose->regions;
  339. /* relocate config table pointers */
  340. hose->config_table = \
  341. (struct pci_config_table *)((uint)hose->config_table + gd->reloc_off);
  342. for (table = hose->config_table; table && table->vendor; table++)
  343. table->config_device += gd->reloc_off;
  344. hose->first_busno=first_free_busno;
  345. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  346. fsl_pci_init(hose);
  347. first_free_busno=hose->last_busno+1;
  348. printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
  349. #ifdef CONFIG_PCIX_CHECK
  350. if (!(gur->pordevsr & PORDEVSR_PCI)) {
  351. /* PCI-X init */
  352. if (CONFIG_SYS_CLK_FREQ < 66000000)
  353. printf("PCI-X will only work at 66 MHz\n");
  354. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  355. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  356. pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
  357. }
  358. #endif
  359. } else {
  360. printf (" PCI: disabled\n");
  361. }
  362. }
  363. #else
  364. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  365. #endif
  366. #ifdef CONFIG_PCI2
  367. {
  368. uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */
  369. uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
  370. if (pci_dual) {
  371. printf (" PCI2: 32 bit, 66 MHz, %s\n",
  372. pci2_clk_sel ? "sync" : "async");
  373. } else {
  374. printf (" PCI2: disabled\n");
  375. }
  376. }
  377. #else
  378. gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable */
  379. #endif /* CONFIG_PCI2 */
  380. #ifdef CONFIG_PCIE1
  381. {
  382. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  383. struct pci_controller *hose = &pcie1_hose;
  384. int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
  385. struct pci_region *r = hose->regions;
  386. int pcie_configured = io_sel >= 1;
  387. if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
  388. printf ("\n PCIE connected to slot as %s (base address %x)",
  389. pcie_ep ? "End Point" : "Root Complex",
  390. (uint)pci);
  391. if (pci->pme_msg_det) {
  392. pci->pme_msg_det = 0xffffffff;
  393. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  394. }
  395. printf ("\n");
  396. /* inbound */
  397. pci_set_region(r++,
  398. CONFIG_SYS_PCI_MEMORY_BUS,
  399. CONFIG_SYS_PCI_MEMORY_PHYS,
  400. CONFIG_SYS_PCI_MEMORY_SIZE,
  401. PCI_REGION_MEM | PCI_REGION_MEMORY);
  402. /* outbound memory */
  403. pci_set_region(r++,
  404. CONFIG_SYS_PCIE1_MEM_BASE,
  405. CONFIG_SYS_PCIE1_MEM_PHYS,
  406. CONFIG_SYS_PCIE1_MEM_SIZE,
  407. PCI_REGION_MEM);
  408. /* outbound io */
  409. pci_set_region(r++,
  410. CONFIG_SYS_PCIE1_IO_BASE,
  411. CONFIG_SYS_PCIE1_IO_PHYS,
  412. CONFIG_SYS_PCIE1_IO_SIZE,
  413. PCI_REGION_IO);
  414. hose->region_count = r - hose->regions;
  415. hose->first_busno=first_free_busno;
  416. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  417. fsl_pci_init(hose);
  418. printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno);
  419. first_free_busno=hose->last_busno+1;
  420. } else {
  421. printf (" PCIE: disabled\n");
  422. }
  423. }
  424. #else
  425. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  426. #endif
  427. }
  428. int last_stage_init(void)
  429. {
  430. return 0;
  431. }
  432. #if defined(CONFIG_OF_BOARD_SETUP)
  433. extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  434. struct pci_controller *hose);
  435. void ft_board_setup(void *blob, bd_t *bd)
  436. {
  437. ft_cpu_setup(blob, bd);
  438. #ifdef CONFIG_PCI1
  439. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  440. #endif
  441. #ifdef CONFIG_PCIE1
  442. ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
  443. #endif
  444. }
  445. #endif