cpu_init.S 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * Originates from Samsung's u-boot 1.1.6 port to S3C6400 / SMDK6400
  3. *
  4. * Copyright (C) 2008
  5. * Guennadi Liakhovetki, DENX Software Engineering, <lg@denx.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <config.h>
  26. #include <s3c6400.h>
  27. .globl mem_ctrl_asm_init
  28. mem_ctrl_asm_init:
  29. /* Memory subsystem address 0x7e00f120 */
  30. ldr r0, =ELFIN_MEM_SYS_CFG
  31. /* Xm0CSn2 = NFCON CS0, Xm0CSn3 = NFCON CS1 */
  32. mov r1, #0xd
  33. str r1, [r0]
  34. /* DMC1 base address 0x7e001000 */
  35. ldr r0, =ELFIN_DMC1_BASE
  36. ldr r1, =0x4
  37. str r1, [r0, #INDEX_DMC_MEMC_CMD]
  38. ldr r1, =DMC_DDR_REFRESH_PRD
  39. str r1, [r0, #INDEX_DMC_REFRESH_PRD]
  40. ldr r1, =DMC_DDR_CAS_LATENCY
  41. str r1, [r0, #INDEX_DMC_CAS_LATENCY]
  42. ldr r1, =DMC_DDR_t_DQSS
  43. str r1, [r0, #INDEX_DMC_T_DQSS]
  44. ldr r1, =DMC_DDR_t_MRD
  45. str r1, [r0, #INDEX_DMC_T_MRD]
  46. ldr r1, =DMC_DDR_t_RAS
  47. str r1, [r0, #INDEX_DMC_T_RAS]
  48. ldr r1, =DMC_DDR_t_RC
  49. str r1, [r0, #INDEX_DMC_T_RC]
  50. ldr r1, =DMC_DDR_t_RCD
  51. ldr r2, =DMC_DDR_schedule_RCD
  52. orr r1, r1, r2
  53. str r1, [r0, #INDEX_DMC_T_RCD]
  54. ldr r1, =DMC_DDR_t_RFC
  55. ldr r2, =DMC_DDR_schedule_RFC
  56. orr r1, r1, r2
  57. str r1, [r0, #INDEX_DMC_T_RFC]
  58. ldr r1, =DMC_DDR_t_RP
  59. ldr r2, =DMC_DDR_schedule_RP
  60. orr r1, r1, r2
  61. str r1, [r0, #INDEX_DMC_T_RP]
  62. ldr r1, =DMC_DDR_t_RRD
  63. str r1, [r0, #INDEX_DMC_T_RRD]
  64. ldr r1, =DMC_DDR_t_WR
  65. str r1, [r0, #INDEX_DMC_T_WR]
  66. ldr r1, =DMC_DDR_t_WTR
  67. str r1, [r0, #INDEX_DMC_T_WTR]
  68. ldr r1, =DMC_DDR_t_XP
  69. str r1, [r0, #INDEX_DMC_T_XP]
  70. ldr r1, =DMC_DDR_t_XSR
  71. str r1, [r0, #INDEX_DMC_T_XSR]
  72. ldr r1, =DMC_DDR_t_ESR
  73. str r1, [r0, #INDEX_DMC_T_ESR]
  74. ldr r1, =DMC1_MEM_CFG
  75. str r1, [r0, #INDEX_DMC_MEMORY_CFG]
  76. ldr r1, =DMC1_MEM_CFG2
  77. str r1, [r0, #INDEX_DMC_MEMORY_CFG2]
  78. ldr r1, =DMC1_CHIP0_CFG
  79. str r1, [r0, #INDEX_DMC_CHIP_0_CFG]
  80. ldr r1, =DMC_DDR_32_CFG
  81. str r1, [r0, #INDEX_DMC_USER_CONFIG]
  82. /* DMC0 DDR Chip 0 configuration direct command reg */
  83. ldr r1, =DMC_NOP0
  84. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  85. /* Precharge All */
  86. ldr r1, =DMC_PA0
  87. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  88. /* Auto Refresh 2 time */
  89. ldr r1, =DMC_AR0
  90. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  91. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  92. /* MRS */
  93. ldr r1, =DMC_mDDR_EMR0
  94. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  95. /* Mode Reg */
  96. ldr r1, =DMC_mDDR_MR0
  97. str r1, [r0, #INDEX_DMC_DIRECT_CMD]
  98. /* Enable DMC1 */
  99. mov r1, #0x0
  100. str r1, [r0, #INDEX_DMC_MEMC_CMD]
  101. check_dmc1_ready:
  102. ldr r1, [r0, #INDEX_DMC_MEMC_STATUS]
  103. mov r2, #0x3
  104. and r1, r1, r2
  105. cmp r1, #0x1
  106. bne check_dmc1_ready
  107. nop
  108. mov pc, lr
  109. .ltorg