mpc8360emds.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. */
  13. #include <common.h>
  14. #include <ioports.h>
  15. #include <mpc83xx.h>
  16. #include <i2c.h>
  17. #include <miiphy.h>
  18. #if defined(CONFIG_PCI)
  19. #include <pci.h>
  20. #endif
  21. #include <spd_sdram.h>
  22. #include <asm/mmu.h>
  23. #if defined(CONFIG_OF_LIBFDT)
  24. #include <libfdt.h>
  25. #endif
  26. #if defined(CONFIG_PQ_MDS_PIB)
  27. #include "../common/pq-mds-pib.h"
  28. #endif
  29. const qe_iop_conf_t qe_iop_conf_tab[] = {
  30. /* GETH1 */
  31. {0, 3, 1, 0, 1}, /* TxD0 */
  32. {0, 4, 1, 0, 1}, /* TxD1 */
  33. {0, 5, 1, 0, 1}, /* TxD2 */
  34. {0, 6, 1, 0, 1}, /* TxD3 */
  35. {1, 6, 1, 0, 3}, /* TxD4 */
  36. {1, 7, 1, 0, 1}, /* TxD5 */
  37. {1, 9, 1, 0, 2}, /* TxD6 */
  38. {1, 10, 1, 0, 2}, /* TxD7 */
  39. {0, 9, 2, 0, 1}, /* RxD0 */
  40. {0, 10, 2, 0, 1}, /* RxD1 */
  41. {0, 11, 2, 0, 1}, /* RxD2 */
  42. {0, 12, 2, 0, 1}, /* RxD3 */
  43. {0, 13, 2, 0, 1}, /* RxD4 */
  44. {1, 1, 2, 0, 2}, /* RxD5 */
  45. {1, 0, 2, 0, 2}, /* RxD6 */
  46. {1, 4, 2, 0, 2}, /* RxD7 */
  47. {0, 7, 1, 0, 1}, /* TX_EN */
  48. {0, 8, 1, 0, 1}, /* TX_ER */
  49. {0, 15, 2, 0, 1}, /* RX_DV */
  50. {0, 16, 2, 0, 1}, /* RX_ER */
  51. {0, 0, 2, 0, 1}, /* RX_CLK */
  52. {2, 9, 1, 0, 3}, /* GTX_CLK - CLK10 */
  53. {2, 8, 2, 0, 1}, /* GTX125 - CLK9 */
  54. /* GETH2 */
  55. {0, 17, 1, 0, 1}, /* TxD0 */
  56. {0, 18, 1, 0, 1}, /* TxD1 */
  57. {0, 19, 1, 0, 1}, /* TxD2 */
  58. {0, 20, 1, 0, 1}, /* TxD3 */
  59. {1, 2, 1, 0, 1}, /* TxD4 */
  60. {1, 3, 1, 0, 2}, /* TxD5 */
  61. {1, 5, 1, 0, 3}, /* TxD6 */
  62. {1, 8, 1, 0, 3}, /* TxD7 */
  63. {0, 23, 2, 0, 1}, /* RxD0 */
  64. {0, 24, 2, 0, 1}, /* RxD1 */
  65. {0, 25, 2, 0, 1}, /* RxD2 */
  66. {0, 26, 2, 0, 1}, /* RxD3 */
  67. {0, 27, 2, 0, 1}, /* RxD4 */
  68. {1, 12, 2, 0, 2}, /* RxD5 */
  69. {1, 13, 2, 0, 3}, /* RxD6 */
  70. {1, 11, 2, 0, 2}, /* RxD7 */
  71. {0, 21, 1, 0, 1}, /* TX_EN */
  72. {0, 22, 1, 0, 1}, /* TX_ER */
  73. {0, 29, 2, 0, 1}, /* RX_DV */
  74. {0, 30, 2, 0, 1}, /* RX_ER */
  75. {0, 31, 2, 0, 1}, /* RX_CLK */
  76. {2, 2, 1, 0, 2}, /* GTX_CLK = CLK10 */
  77. {2, 3, 2, 0, 1}, /* GTX125 - CLK4 */
  78. {0, 1, 3, 0, 2}, /* MDIO */
  79. {0, 2, 1, 0, 1}, /* MDC */
  80. {5, 0, 1, 0, 2}, /* UART2_SOUT */
  81. {5, 1, 2, 0, 3}, /* UART2_CTS */
  82. {5, 2, 1, 0, 1}, /* UART2_RTS */
  83. {5, 3, 2, 0, 2}, /* UART2_SIN */
  84. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  85. };
  86. int board_early_init_f(void)
  87. {
  88. u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
  89. const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  90. /* Enable flash write */
  91. bcsr[0xa] &= ~0x04;
  92. /* Disable G1TXCLK, G2TXCLK h/w buffers (rev.2.x h/w bug workaround) */
  93. if (REVID_MAJOR(immr->sysconf.spridr) == 2)
  94. bcsr[0xe] = 0x30;
  95. /* Enable second UART */
  96. bcsr[0x9] &= ~0x01;
  97. return 0;
  98. }
  99. int board_early_init_r(void)
  100. {
  101. #ifdef CONFIG_PQ_MDS_PIB
  102. pib_init();
  103. #endif
  104. return 0;
  105. }
  106. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  107. extern void ddr_enable_ecc(unsigned int dram_size);
  108. #endif
  109. int fixed_sdram(void);
  110. static int sdram_init(unsigned int base);
  111. phys_size_t initdram(int board_type)
  112. {
  113. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  114. u32 msize = 0;
  115. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  116. return -1;
  117. /* DDR SDRAM - Main SODIMM */
  118. im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
  119. #if defined(CONFIG_SPD_EEPROM)
  120. msize = spd_sdram();
  121. #else
  122. msize = fixed_sdram();
  123. #endif
  124. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  125. /*
  126. * Initialize DDR ECC byte
  127. */
  128. ddr_enable_ecc(msize * 1024 * 1024);
  129. #endif
  130. /*
  131. * Initialize SDRAM if it is on local bus.
  132. */
  133. msize += sdram_init(msize * 1024 * 1024);
  134. /* return total bus SDRAM size(bytes) -- DDR */
  135. return (msize * 1024 * 1024);
  136. }
  137. #if !defined(CONFIG_SPD_EEPROM)
  138. /*************************************************************************
  139. * fixed sdram init -- doesn't use serial presence detect.
  140. ************************************************************************/
  141. int fixed_sdram(void)
  142. {
  143. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  144. u32 msize = 0;
  145. u32 ddr_size;
  146. u32 ddr_size_log2;
  147. msize = CONFIG_SYS_DDR_SIZE;
  148. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  149. (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
  150. if (ddr_size & 1) {
  151. return -1;
  152. }
  153. }
  154. im->sysconf.ddrlaw[0].ar =
  155. LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  156. #if (CONFIG_SYS_DDR_SIZE != 256)
  157. #warning Currenly any ddr size other than 256 is not supported
  158. #endif
  159. #ifdef CONFIG_DDR_II
  160. im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
  161. im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
  162. im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  163. im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  164. im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  165. im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  166. im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
  167. im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
  168. im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
  169. im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
  170. im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  171. im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
  172. #else
  173. im->ddr.csbnds[0].csbnds = 0x00000007;
  174. im->ddr.csbnds[1].csbnds = 0x0008000f;
  175. im->ddr.cs_config[0] = CONFIG_SYS_DDR_CONFIG;
  176. im->ddr.cs_config[1] = CONFIG_SYS_DDR_CONFIG;
  177. im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  178. im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  179. im->ddr.sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  180. im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
  181. im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  182. #endif
  183. udelay(200);
  184. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  185. return msize;
  186. }
  187. #endif /*!CONFIG_SYS_SPD_EEPROM */
  188. int checkboard(void)
  189. {
  190. puts("Board: Freescale MPC8360EMDS\n");
  191. return 0;
  192. }
  193. /*
  194. * if MPC8360EMDS is soldered with SDRAM
  195. */
  196. #ifdef CONFIG_SYS_LB_SDRAM
  197. /*
  198. * Initialize SDRAM memory on the Local Bus.
  199. */
  200. static int sdram_init(unsigned int base)
  201. {
  202. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  203. volatile fsl_lbus_t *lbc = &immap->lbus;
  204. const int sdram_size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
  205. int rem = base % sdram_size;
  206. uint *sdram_addr;
  207. /* window base address should be aligned to the window size */
  208. if (rem)
  209. base = base - rem + sdram_size;
  210. sdram_addr = (uint *)base;
  211. /*
  212. * Setup SDRAM Base and Option Registers
  213. */
  214. immap->lbus.bank[2].br = base | CONFIG_SYS_BR2;
  215. immap->lbus.bank[2].or = CONFIG_SYS_OR2;
  216. immap->sysconf.lblaw[2].bar = base;
  217. immap->sysconf.lblaw[2].ar = CONFIG_SYS_LBLAWAR2;
  218. /*setup mtrpt, lsrt and lbcr for LB bus */
  219. lbc->lbcr = CONFIG_SYS_LBC_LBCR;
  220. lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
  221. lbc->lsrt = CONFIG_SYS_LBC_LSRT;
  222. asm("sync");
  223. /*
  224. * Configure the SDRAM controller Machine Mode Register.
  225. */
  226. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* Normal Operation */
  227. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1; /* Precharge All Banks */
  228. asm("sync");
  229. *sdram_addr = 0xff;
  230. udelay(100);
  231. /*
  232. * We need do 8 times auto refresh operation.
  233. */
  234. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2;
  235. asm("sync");
  236. *sdram_addr = 0xff; /* 1 times */
  237. udelay(100);
  238. *sdram_addr = 0xff; /* 2 times */
  239. udelay(100);
  240. *sdram_addr = 0xff; /* 3 times */
  241. udelay(100);
  242. *sdram_addr = 0xff; /* 4 times */
  243. udelay(100);
  244. *sdram_addr = 0xff; /* 5 times */
  245. udelay(100);
  246. *sdram_addr = 0xff; /* 6 times */
  247. udelay(100);
  248. *sdram_addr = 0xff; /* 7 times */
  249. udelay(100);
  250. *sdram_addr = 0xff; /* 8 times */
  251. udelay(100);
  252. /* Mode register write operation */
  253. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
  254. asm("sync");
  255. *(sdram_addr + 0xcc) = 0xff;
  256. udelay(100);
  257. /* Normal operation */
  258. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5 | 0x40000000;
  259. asm("sync");
  260. *sdram_addr = 0xff;
  261. udelay(100);
  262. /*
  263. * In non-aligned case we don't [normally] use that memory because
  264. * there is a hole.
  265. */
  266. if (rem)
  267. return 0;
  268. return CONFIG_SYS_LBC_SDRAM_SIZE;
  269. }
  270. #else
  271. static int sdram_init(unsigned int base) { return 0; }
  272. #endif
  273. #if defined(CONFIG_OF_BOARD_SETUP)
  274. void ft_board_setup(void *blob, bd_t *bd)
  275. {
  276. const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  277. ft_cpu_setup(blob, bd);
  278. #ifdef CONFIG_PCI
  279. ft_pci_setup(blob, bd);
  280. #endif
  281. /*
  282. * mpc8360ea pb mds errata 2: RGMII timing
  283. * if on mpc8360ea rev. 2.1,
  284. * change both ucc phy-connection-types from rgmii-id to rgmii-rxid
  285. */
  286. if ((REVID_MAJOR(immr->sysconf.spridr) == 2) &&
  287. (REVID_MINOR(immr->sysconf.spridr) == 1)) {
  288. int nodeoffset;
  289. const char *prop;
  290. int path;
  291. nodeoffset = fdt_path_offset(blob, "/aliases");
  292. if (nodeoffset >= 0) {
  293. #if defined(CONFIG_HAS_ETH0)
  294. /* fixup UCC 1 if using rgmii-id mode */
  295. prop = fdt_getprop(blob, nodeoffset, "ethernet0", NULL);
  296. if (prop) {
  297. path = fdt_path_offset(blob, prop);
  298. prop = fdt_getprop(blob, path,
  299. "phy-connection-type", 0);
  300. if (prop && (strcmp(prop, "rgmii-id") == 0))
  301. fdt_setprop(blob, path,
  302. "phy-connection-type",
  303. "rgmii-rxid",
  304. sizeof("rgmii-rxid"));
  305. }
  306. #endif
  307. #if defined(CONFIG_HAS_ETH1)
  308. /* fixup UCC 2 if using rgmii-id mode */
  309. prop = fdt_getprop(blob, nodeoffset, "ethernet1", NULL);
  310. if (prop) {
  311. path = fdt_path_offset(blob, prop);
  312. prop = fdt_getprop(blob, path,
  313. "phy-connection-type", 0);
  314. if (prop && (strcmp(prop, "rgmii-id") == 0))
  315. fdt_setprop(blob, path,
  316. "phy-connection-type",
  317. "rgmii-rxid",
  318. sizeof("rgmii-rxid"));
  319. }
  320. #endif
  321. }
  322. }
  323. }
  324. #endif