4xx_enet.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <asm/io.h>
  84. #include <asm/cache.h>
  85. #include <asm/mmu.h>
  86. #include <commproc.h>
  87. #include <ppc4xx.h>
  88. #include <ppc4xx_enet.h>
  89. #include <405_mal.h>
  90. #include <miiphy.h>
  91. #include <malloc.h>
  92. #include <asm/ppc4xx-intvec.h>
  93. /*
  94. * Only compile for platform with AMCC EMAC ethernet controller and
  95. * network support enabled.
  96. * Remark: CONFIG_405 describes Xilinx PPC405 FPGA without EMAC controller!
  97. */
  98. #if defined(CONFIG_CMD_NET) && !defined(CONFIG_405) && !defined(CONFIG_IOP480)
  99. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  100. #error "CONFIG_MII has to be defined!"
  101. #endif
  102. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  103. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  104. #endif
  105. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  106. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  107. /* Ethernet Transmit and Receive Buffers */
  108. /* AS.HARNOIS
  109. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  110. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  111. */
  112. #define ENET_MAX_MTU PKTSIZE
  113. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  114. /*-----------------------------------------------------------------------------+
  115. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  116. * Interrupt Controller).
  117. *-----------------------------------------------------------------------------*/
  118. #define MAL_UIC_ERR ( UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  119. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  120. #define EMAC_UIC_DEF UIC_ENET
  121. #define EMAC_UIC_DEF1 UIC_ENET1
  122. #define SEL_UIC_DEF(p) (p ? UIC_ENET1 : UIC_ENET )
  123. #undef INFO_4XX_ENET
  124. #define BI_PHYMODE_NONE 0
  125. #define BI_PHYMODE_ZMII 1
  126. #define BI_PHYMODE_RGMII 2
  127. #define BI_PHYMODE_GMII 3
  128. #define BI_PHYMODE_RTBI 4
  129. #define BI_PHYMODE_TBI 5
  130. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  131. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  132. defined(CONFIG_405EX)
  133. #define BI_PHYMODE_SMII 6
  134. #define BI_PHYMODE_MII 7
  135. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  136. #define BI_PHYMODE_RMII 8
  137. #endif
  138. #endif
  139. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  140. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  141. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  142. defined(CONFIG_405EX)
  143. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  144. #endif
  145. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  146. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  147. #endif
  148. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  149. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  150. #else
  151. #define MAL_RX_CHAN_MUL 1
  152. #endif
  153. /*-----------------------------------------------------------------------------+
  154. * Global variables. TX and RX descriptors and buffers.
  155. *-----------------------------------------------------------------------------*/
  156. /* IER globals */
  157. static uint32_t mal_ier;
  158. #if !defined(CONFIG_NET_MULTI)
  159. struct eth_device *emac0_dev = NULL;
  160. #endif
  161. /*
  162. * Get count of EMAC devices (doesn't have to be the max. possible number
  163. * supported by the cpu)
  164. *
  165. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  166. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  167. * 405EX/405EXr eval board, using the same binary.
  168. */
  169. #if defined(CONFIG_BOARD_EMAC_COUNT)
  170. #define LAST_EMAC_NUM board_emac_count()
  171. #else /* CONFIG_BOARD_EMAC_COUNT */
  172. #if defined(CONFIG_HAS_ETH3)
  173. #define LAST_EMAC_NUM 4
  174. #elif defined(CONFIG_HAS_ETH2)
  175. #define LAST_EMAC_NUM 3
  176. #elif defined(CONFIG_HAS_ETH1)
  177. #define LAST_EMAC_NUM 2
  178. #else
  179. #define LAST_EMAC_NUM 1
  180. #endif
  181. #endif /* CONFIG_BOARD_EMAC_COUNT */
  182. /* normal boards start with EMAC0 */
  183. #if !defined(CONFIG_EMAC_NR_START)
  184. #define CONFIG_EMAC_NR_START 0
  185. #endif
  186. #if defined(CONFIG_405EX) || defined(CONFIG_440EPX)
  187. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev)))
  188. #else
  189. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * 2))
  190. #endif
  191. #define MAL_RX_DESC_SIZE 2048
  192. #define MAL_TX_DESC_SIZE 2048
  193. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  194. /*-----------------------------------------------------------------------------+
  195. * Prototypes and externals.
  196. *-----------------------------------------------------------------------------*/
  197. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  198. int enetInt (struct eth_device *dev);
  199. static void mal_err (struct eth_device *dev, unsigned long isr,
  200. unsigned long uic, unsigned long maldef,
  201. unsigned long mal_errr);
  202. static void emac_err (struct eth_device *dev, unsigned long isr);
  203. extern int phy_setup_aneg (char *devname, unsigned char addr);
  204. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  205. unsigned char reg, unsigned short *value);
  206. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  207. unsigned char reg, unsigned short value);
  208. int board_emac_count(void);
  209. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  210. {
  211. #if defined(CONFIG_440SPE) || \
  212. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  213. defined(CONFIG_405EX)
  214. u32 val;
  215. mfsdr(sdr_mfr, val);
  216. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  217. mtsdr(sdr_mfr, val);
  218. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  219. u32 val;
  220. mfsdr(SDR0_ETH_CFG, val);
  221. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  222. mtsdr(SDR0_ETH_CFG, val);
  223. #endif
  224. }
  225. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  226. {
  227. #if defined(CONFIG_440SPE) || \
  228. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  229. defined(CONFIG_405EX)
  230. u32 val;
  231. mfsdr(sdr_mfr, val);
  232. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  233. mtsdr(sdr_mfr, val);
  234. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  235. u32 val;
  236. mfsdr(SDR0_ETH_CFG, val);
  237. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  238. mtsdr(SDR0_ETH_CFG, val);
  239. #endif
  240. }
  241. /*-----------------------------------------------------------------------------+
  242. | ppc_4xx_eth_halt
  243. | Disable MAL channel, and EMACn
  244. +-----------------------------------------------------------------------------*/
  245. static void ppc_4xx_eth_halt (struct eth_device *dev)
  246. {
  247. EMAC_4XX_HW_PST hw_p = dev->priv;
  248. u32 val = 10000;
  249. out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  250. /* 1st reset MAL channel */
  251. /* Note: writing a 0 to a channel has no effect */
  252. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  253. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  254. #else
  255. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  256. #endif
  257. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  258. /* wait for reset */
  259. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  260. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  261. val--;
  262. if (val == 0)
  263. break;
  264. }
  265. /* provide clocks for EMAC internal loopback */
  266. emac_loopback_enable(hw_p);
  267. /* EMAC RESET */
  268. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  269. /* remove clocks for EMAC internal loopback */
  270. emac_loopback_disable(hw_p);
  271. #ifndef CONFIG_NETCONSOLE
  272. hw_p->print_speed = 1; /* print speed message again next time */
  273. #endif
  274. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  275. /* don't bypass the TAHOE0/TAHOE1 cores for Linux */
  276. mfsdr(SDR0_ETH_CFG, val);
  277. val &= ~(SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  278. mtsdr(SDR0_ETH_CFG, val);
  279. #endif
  280. return;
  281. }
  282. #if defined (CONFIG_440GX)
  283. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  284. {
  285. unsigned long pfc1;
  286. unsigned long zmiifer;
  287. unsigned long rmiifer;
  288. mfsdr(sdr_pfc1, pfc1);
  289. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  290. zmiifer = 0;
  291. rmiifer = 0;
  292. switch (pfc1) {
  293. case 1:
  294. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  295. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  296. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  297. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  298. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  299. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  300. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  301. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  302. break;
  303. case 2:
  304. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  305. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  306. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  307. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  308. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  309. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  310. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  311. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  312. break;
  313. case 3:
  314. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  315. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  316. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  317. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  318. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  319. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  320. break;
  321. case 4:
  322. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  323. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  324. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  325. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  326. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  327. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  328. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  329. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  330. break;
  331. case 5:
  332. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  333. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  334. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  335. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  336. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  337. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  338. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  339. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  340. break;
  341. case 6:
  342. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  343. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  344. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  345. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  346. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  347. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  348. break;
  349. case 0:
  350. default:
  351. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  352. rmiifer = 0x0;
  353. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  354. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  355. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  356. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  357. break;
  358. }
  359. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  360. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  361. out_be32((void *)ZMII_FER, zmiifer);
  362. out_be32((void *)RGMII_FER, rmiifer);
  363. return ((int)pfc1);
  364. }
  365. #endif /* CONFIG_440_GX */
  366. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  367. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  368. {
  369. unsigned long zmiifer=0x0;
  370. unsigned long pfc1;
  371. mfsdr(sdr_pfc1, pfc1);
  372. pfc1 &= SDR0_PFC1_SELECT_MASK;
  373. switch (pfc1) {
  374. case SDR0_PFC1_SELECT_CONFIG_2:
  375. /* 1 x GMII port */
  376. out_be32((void *)ZMII_FER, 0x00);
  377. out_be32((void *)RGMII_FER, 0x00000037);
  378. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  379. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  380. break;
  381. case SDR0_PFC1_SELECT_CONFIG_4:
  382. /* 2 x RGMII ports */
  383. out_be32((void *)ZMII_FER, 0x00);
  384. out_be32((void *)RGMII_FER, 0x00000055);
  385. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  386. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  387. break;
  388. case SDR0_PFC1_SELECT_CONFIG_6:
  389. /* 2 x SMII ports */
  390. out_be32((void *)ZMII_FER,
  391. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  392. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  393. out_be32((void *)RGMII_FER, 0x00000000);
  394. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  395. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  396. break;
  397. case SDR0_PFC1_SELECT_CONFIG_1_2:
  398. /* only 1 x MII supported */
  399. out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  400. out_be32((void *)RGMII_FER, 0x00000000);
  401. bis->bi_phymode[0] = BI_PHYMODE_MII;
  402. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  403. break;
  404. default:
  405. break;
  406. }
  407. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  408. zmiifer = in_be32((void *)ZMII_FER);
  409. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  410. out_be32((void *)ZMII_FER, zmiifer);
  411. return ((int)0x0);
  412. }
  413. #endif /* CONFIG_440EPX */
  414. #if defined(CONFIG_405EX)
  415. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  416. {
  417. u32 gmiifer = 0;
  418. /*
  419. * Right now only 2*RGMII is supported. Please extend when needed.
  420. * sr - 2007-09-19
  421. */
  422. switch (1) {
  423. case 1:
  424. /* 2 x RGMII ports */
  425. out_be32((void *)RGMII_FER, 0x00000055);
  426. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  427. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  428. break;
  429. case 2:
  430. /* 2 x SMII ports */
  431. break;
  432. default:
  433. break;
  434. }
  435. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  436. gmiifer = in_be32((void *)RGMII_FER);
  437. gmiifer |= (1 << (19-devnum));
  438. out_be32((void *)RGMII_FER, gmiifer);
  439. return ((int)0x0);
  440. }
  441. #endif /* CONFIG_405EX */
  442. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  443. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  444. {
  445. u32 eth_cfg;
  446. u32 zmiifer; /* ZMII0_FER reg. */
  447. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  448. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  449. int mode;
  450. zmiifer = 0;
  451. rmiifer = 0;
  452. rmiifer1 = 0;
  453. #if defined(CONFIG_460EX)
  454. mode = 9;
  455. #else
  456. mode = 10;
  457. #endif
  458. /* TODO:
  459. * NOTE: 460GT has 2 RGMII bridge cores:
  460. * emac0 ------ RGMII0_BASE
  461. * |
  462. * emac1 -----+
  463. *
  464. * emac2 ------ RGMII1_BASE
  465. * |
  466. * emac3 -----+
  467. *
  468. * 460EX has 1 RGMII bridge core:
  469. * and RGMII1_BASE is disabled
  470. * emac0 ------ RGMII0_BASE
  471. * |
  472. * emac1 -----+
  473. */
  474. /*
  475. * Right now only 2*RGMII is supported. Please extend when needed.
  476. * sr - 2008-02-19
  477. */
  478. switch (mode) {
  479. case 1:
  480. /* 1 MII - 460EX */
  481. /* GMC0 EMAC4_0, ZMII Bridge */
  482. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  483. bis->bi_phymode[0] = BI_PHYMODE_MII;
  484. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  485. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  486. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  487. break;
  488. case 2:
  489. /* 2 MII - 460GT */
  490. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  491. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  492. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  493. bis->bi_phymode[0] = BI_PHYMODE_MII;
  494. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  495. bis->bi_phymode[2] = BI_PHYMODE_MII;
  496. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  497. break;
  498. case 3:
  499. /* 2 RMII - 460EX */
  500. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  501. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  502. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  503. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  504. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  505. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  506. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  507. break;
  508. case 4:
  509. /* 4 RMII - 460GT */
  510. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  511. /* ZMII Bridge */
  512. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  513. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  514. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  515. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  516. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  517. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  518. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  519. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  520. break;
  521. case 5:
  522. /* 2 SMII - 460EX */
  523. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  524. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  525. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  526. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  527. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  528. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  529. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  530. break;
  531. case 6:
  532. /* 4 SMII - 460GT */
  533. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  534. /* ZMII Bridge */
  535. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  536. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  537. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  538. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  539. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  540. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  541. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  542. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  543. break;
  544. case 7:
  545. /* This is the default mode that we want for board bringup - Maple */
  546. /* 1 GMII - 460EX */
  547. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  548. rmiifer |= RGMII_FER_MDIO(0);
  549. if (devnum == 0) {
  550. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  551. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  552. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  553. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  554. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  555. } else {
  556. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  557. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  558. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  559. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  560. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  561. }
  562. break;
  563. case 8:
  564. /* 2 GMII - 460GT */
  565. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  566. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  567. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  568. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  569. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  570. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  571. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  572. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  573. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  574. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  575. break;
  576. case 9:
  577. /* 2 RGMII - 460EX */
  578. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  579. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  580. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  581. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  582. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  583. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  584. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  585. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  586. break;
  587. case 10:
  588. /* 4 RGMII - 460GT */
  589. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  590. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  591. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  592. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  593. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  594. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  595. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  596. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  597. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  598. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  599. break;
  600. default:
  601. break;
  602. }
  603. /* Set EMAC for MDIO */
  604. mfsdr(SDR0_ETH_CFG, eth_cfg);
  605. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  606. mtsdr(SDR0_ETH_CFG, eth_cfg);
  607. out_be32((void *)RGMII_FER, rmiifer);
  608. #if defined(CONFIG_460GT)
  609. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  610. #endif
  611. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  612. mfsdr(SDR0_ETH_CFG, eth_cfg);
  613. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  614. mtsdr(SDR0_ETH_CFG, eth_cfg);
  615. return 0;
  616. }
  617. #endif /* CONFIG_460EX || CONFIG_460GT */
  618. static inline void *malloc_aligned(u32 size, u32 align)
  619. {
  620. return (void *)(((u32)malloc(size + align) + align - 1) &
  621. ~(align - 1));
  622. }
  623. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  624. {
  625. int i;
  626. unsigned long reg = 0;
  627. unsigned long msr;
  628. unsigned long speed;
  629. unsigned long duplex;
  630. unsigned long failsafe;
  631. unsigned mode_reg;
  632. unsigned short devnum;
  633. unsigned short reg_short;
  634. #if defined(CONFIG_440GX) || \
  635. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  636. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  637. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  638. defined(CONFIG_405EX)
  639. sys_info_t sysinfo;
  640. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  641. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  642. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  643. defined(CONFIG_405EX)
  644. int ethgroup = -1;
  645. #endif
  646. #endif
  647. u32 bd_cached;
  648. u32 bd_uncached = 0;
  649. #ifdef CONFIG_4xx_DCACHE
  650. static u32 last_used_ea = 0;
  651. #endif
  652. EMAC_4XX_HW_PST hw_p = dev->priv;
  653. /* before doing anything, figure out if we have a MAC address */
  654. /* if not, bail */
  655. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  656. printf("ERROR: ethaddr not set!\n");
  657. return -1;
  658. }
  659. #if defined(CONFIG_440GX) || \
  660. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  661. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  662. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  663. defined(CONFIG_405EX)
  664. /* Need to get the OPB frequency so we can access the PHY */
  665. get_sys_info (&sysinfo);
  666. #endif
  667. msr = mfmsr ();
  668. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  669. devnum = hw_p->devnum;
  670. #ifdef INFO_4XX_ENET
  671. /* AS.HARNOIS
  672. * We should have :
  673. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  674. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  675. * is possible that new packets (without relationship with
  676. * current transfer) have got the time to arrived before
  677. * netloop calls eth_halt
  678. */
  679. printf ("About preceeding transfer (eth%d):\n"
  680. "- Sent packet number %d\n"
  681. "- Received packet number %d\n"
  682. "- Handled packet number %d\n",
  683. hw_p->devnum,
  684. hw_p->stats.pkts_tx,
  685. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  686. hw_p->stats.pkts_tx = 0;
  687. hw_p->stats.pkts_rx = 0;
  688. hw_p->stats.pkts_handled = 0;
  689. hw_p->print_speed = 1; /* print speed message again next time */
  690. #endif
  691. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  692. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  693. hw_p->rx_slot = 0; /* MAL Receive Slot */
  694. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  695. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  696. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  697. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  698. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  699. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  700. /* set RMII mode */
  701. /* NOTE: 440GX spec states that mode is mutually exclusive */
  702. /* NOTE: Therefore, disable all other EMACS, since we handle */
  703. /* NOTE: only one emac at a time */
  704. reg = 0;
  705. out_be32((void *)ZMII_FER, 0);
  706. udelay (100);
  707. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  708. out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  709. #elif defined(CONFIG_440GX) || \
  710. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  711. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  712. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  713. #endif
  714. out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  715. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  716. #if defined(CONFIG_405EX)
  717. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  718. #endif
  719. sync();
  720. /* provide clocks for EMAC internal loopback */
  721. emac_loopback_enable(hw_p);
  722. /* EMAC RESET */
  723. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  724. /* remove clocks for EMAC internal loopback */
  725. emac_loopback_disable(hw_p);
  726. failsafe = 1000;
  727. while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  728. udelay (1000);
  729. failsafe--;
  730. }
  731. if (failsafe <= 0)
  732. printf("\nProblem resetting EMAC!\n");
  733. #if defined(CONFIG_440GX) || \
  734. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  735. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  736. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  737. defined(CONFIG_405EX)
  738. /* Whack the M1 register */
  739. mode_reg = 0x0;
  740. mode_reg &= ~0x00000038;
  741. if (sysinfo.freqOPB <= 50000000);
  742. else if (sysinfo.freqOPB <= 66666667)
  743. mode_reg |= EMAC_M1_OBCI_66;
  744. else if (sysinfo.freqOPB <= 83333333)
  745. mode_reg |= EMAC_M1_OBCI_83;
  746. else if (sysinfo.freqOPB <= 100000000)
  747. mode_reg |= EMAC_M1_OBCI_100;
  748. else
  749. mode_reg |= EMAC_M1_OBCI_GT100;
  750. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  751. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  752. /* wait for PHY to complete auto negotiation */
  753. reg_short = 0;
  754. #ifndef CONFIG_CS8952_PHY
  755. switch (devnum) {
  756. case 0:
  757. reg = CONFIG_PHY_ADDR;
  758. break;
  759. #if defined (CONFIG_PHY1_ADDR)
  760. case 1:
  761. reg = CONFIG_PHY1_ADDR;
  762. break;
  763. #endif
  764. #if defined (CONFIG_PHY2_ADDR)
  765. case 2:
  766. reg = CONFIG_PHY2_ADDR;
  767. break;
  768. #endif
  769. #if defined (CONFIG_PHY3_ADDR)
  770. case 3:
  771. reg = CONFIG_PHY3_ADDR;
  772. break;
  773. #endif
  774. default:
  775. reg = CONFIG_PHY_ADDR;
  776. break;
  777. }
  778. bis->bi_phynum[devnum] = reg;
  779. #if defined(CONFIG_PHY_RESET)
  780. /*
  781. * Reset the phy, only if its the first time through
  782. * otherwise, just check the speeds & feeds
  783. */
  784. if (hw_p->first_init == 0) {
  785. #if defined(CONFIG_M88E1111_PHY)
  786. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  787. miiphy_write (dev->name, reg, 0x18, 0x4101);
  788. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  789. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  790. #endif
  791. miiphy_reset (dev->name, reg);
  792. #if defined(CONFIG_440GX) || \
  793. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  794. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  795. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  796. defined(CONFIG_405EX)
  797. #if defined(CONFIG_CIS8201_PHY)
  798. /*
  799. * Cicada 8201 PHY needs to have an extended register whacked
  800. * for RGMII mode.
  801. */
  802. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  803. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  804. miiphy_write (dev->name, reg, 23, 0x1300);
  805. #else
  806. miiphy_write (dev->name, reg, 23, 0x1000);
  807. #endif
  808. /*
  809. * Vitesse VSC8201/Cicada CIS8201 errata:
  810. * Interoperability problem with Intel 82547EI phys
  811. * This work around (provided by Vitesse) changes
  812. * the default timer convergence from 8ms to 12ms
  813. */
  814. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  815. miiphy_write (dev->name, reg, 0x08, 0x0200);
  816. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  817. miiphy_write (dev->name, reg, 0x02, 0x0004);
  818. miiphy_write (dev->name, reg, 0x01, 0x0671);
  819. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  820. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  821. miiphy_write (dev->name, reg, 0x08, 0x0000);
  822. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  823. /* end Vitesse/Cicada errata */
  824. }
  825. #endif
  826. #if defined(CONFIG_ET1011C_PHY)
  827. /*
  828. * Agere ET1011c PHY needs to have an extended register whacked
  829. * for RGMII mode.
  830. */
  831. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  832. miiphy_read (dev->name, reg, 0x16, &reg_short);
  833. reg_short &= ~(0x7);
  834. reg_short |= 0x6; /* RGMII DLL Delay*/
  835. miiphy_write (dev->name, reg, 0x16, reg_short);
  836. miiphy_read (dev->name, reg, 0x17, &reg_short);
  837. reg_short &= ~(0x40);
  838. miiphy_write (dev->name, reg, 0x17, reg_short);
  839. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  840. }
  841. #endif
  842. #endif
  843. /* Start/Restart autonegotiation */
  844. phy_setup_aneg (dev->name, reg);
  845. udelay (1000);
  846. }
  847. #endif /* defined(CONFIG_PHY_RESET) */
  848. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  849. /*
  850. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  851. */
  852. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  853. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  854. puts ("Waiting for PHY auto negotiation to complete");
  855. i = 0;
  856. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  857. /*
  858. * Timeout reached ?
  859. */
  860. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  861. puts (" TIMEOUT !\n");
  862. break;
  863. }
  864. if ((i++ % 1000) == 0) {
  865. putc ('.');
  866. }
  867. udelay (1000); /* 1 ms */
  868. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  869. }
  870. puts (" done\n");
  871. udelay (500000); /* another 500 ms (results in faster booting) */
  872. }
  873. #endif /* #ifndef CONFIG_CS8952_PHY */
  874. speed = miiphy_speed (dev->name, reg);
  875. duplex = miiphy_duplex (dev->name, reg);
  876. if (hw_p->print_speed) {
  877. hw_p->print_speed = 0;
  878. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  879. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  880. hw_p->devnum);
  881. }
  882. #if defined(CONFIG_440) && \
  883. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  884. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  885. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  886. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  887. mfsdr(sdr_mfr, reg);
  888. if (speed == 100) {
  889. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  890. } else {
  891. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  892. }
  893. mtsdr(sdr_mfr, reg);
  894. #endif
  895. /* Set ZMII/RGMII speed according to the phy link speed */
  896. reg = in_be32((void *)ZMII_SSR);
  897. if ( (speed == 100) || (speed == 1000) )
  898. out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  899. else
  900. out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  901. if ((devnum == 2) || (devnum == 3)) {
  902. if (speed == 1000)
  903. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  904. else if (speed == 100)
  905. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  906. else if (speed == 10)
  907. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  908. else {
  909. printf("Error in RGMII Speed\n");
  910. return -1;
  911. }
  912. out_be32((void *)RGMII_SSR, reg);
  913. }
  914. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  915. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  916. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  917. defined(CONFIG_405EX)
  918. if (speed == 1000)
  919. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  920. else if (speed == 100)
  921. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  922. else if (speed == 10)
  923. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  924. else {
  925. printf("Error in RGMII Speed\n");
  926. return -1;
  927. }
  928. out_be32((void *)RGMII_SSR, reg);
  929. #if defined(CONFIG_460GT)
  930. if ((devnum == 2) || (devnum == 3))
  931. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  932. #endif
  933. #endif
  934. /* set the Mal configuration reg */
  935. #if defined(CONFIG_440GX) || \
  936. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  937. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  938. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  939. defined(CONFIG_405EX)
  940. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  941. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  942. #else
  943. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  944. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  945. if (get_pvr() == PVR_440GP_RB) {
  946. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  947. }
  948. #endif
  949. /*
  950. * Malloc MAL buffer desciptors, make sure they are
  951. * aligned on cache line boundary size
  952. * (401/403/IOP480 = 16, 405 = 32)
  953. * and doesn't cross cache block boundaries.
  954. */
  955. if (hw_p->first_init == 0) {
  956. debug("*** Allocating descriptor memory ***\n");
  957. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  958. if (!bd_cached) {
  959. printf("%s: Error allocating MAL descriptor buffers!\n");
  960. return -1;
  961. }
  962. #ifdef CONFIG_4xx_DCACHE
  963. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  964. if (!last_used_ea)
  965. bd_uncached = bis->bi_memsize;
  966. else
  967. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  968. last_used_ea = bd_uncached;
  969. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  970. TLB_WORD2_I_ENABLE);
  971. #else
  972. bd_uncached = bd_cached;
  973. #endif
  974. hw_p->tx_phys = bd_cached;
  975. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  976. hw_p->tx = (mal_desc_t *)(bd_uncached);
  977. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  978. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  979. }
  980. for (i = 0; i < NUM_TX_BUFF; i++) {
  981. hw_p->tx[i].ctrl = 0;
  982. hw_p->tx[i].data_len = 0;
  983. if (hw_p->first_init == 0)
  984. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  985. L1_CACHE_BYTES);
  986. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  987. if ((NUM_TX_BUFF - 1) == i)
  988. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  989. hw_p->tx_run[i] = -1;
  990. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  991. }
  992. for (i = 0; i < NUM_RX_BUFF; i++) {
  993. hw_p->rx[i].ctrl = 0;
  994. hw_p->rx[i].data_len = 0;
  995. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  996. if ((NUM_RX_BUFF - 1) == i)
  997. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  998. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  999. hw_p->rx_ready[i] = -1;
  1000. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  1001. }
  1002. reg = 0x00000000;
  1003. reg |= dev->enetaddr[0]; /* set high address */
  1004. reg = reg << 8;
  1005. reg |= dev->enetaddr[1];
  1006. out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
  1007. reg = 0x00000000;
  1008. reg |= dev->enetaddr[2]; /* set low address */
  1009. reg = reg << 8;
  1010. reg |= dev->enetaddr[3];
  1011. reg = reg << 8;
  1012. reg |= dev->enetaddr[4];
  1013. reg = reg << 8;
  1014. reg |= dev->enetaddr[5];
  1015. out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
  1016. switch (devnum) {
  1017. case 1:
  1018. /* setup MAL tx & rx channel pointers */
  1019. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1020. mtdcr (maltxctp2r, hw_p->tx_phys);
  1021. #else
  1022. mtdcr (maltxctp1r, hw_p->tx_phys);
  1023. #endif
  1024. #if defined(CONFIG_440)
  1025. mtdcr (maltxbattr, 0x0);
  1026. mtdcr (malrxbattr, 0x0);
  1027. #endif
  1028. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1029. mtdcr (malrxctp8r, hw_p->rx_phys);
  1030. /* set RX buffer size */
  1031. mtdcr (malrcbs8, ENET_MAX_MTU_ALIGNED / 16);
  1032. #else
  1033. mtdcr (malrxctp1r, hw_p->rx_phys);
  1034. /* set RX buffer size */
  1035. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  1036. #endif
  1037. break;
  1038. #if defined (CONFIG_440GX)
  1039. case 2:
  1040. /* setup MAL tx & rx channel pointers */
  1041. mtdcr (maltxbattr, 0x0);
  1042. mtdcr (malrxbattr, 0x0);
  1043. mtdcr (maltxctp2r, hw_p->tx_phys);
  1044. mtdcr (malrxctp2r, hw_p->rx_phys);
  1045. /* set RX buffer size */
  1046. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  1047. break;
  1048. case 3:
  1049. /* setup MAL tx & rx channel pointers */
  1050. mtdcr (maltxbattr, 0x0);
  1051. mtdcr (maltxctp3r, hw_p->tx_phys);
  1052. mtdcr (malrxbattr, 0x0);
  1053. mtdcr (malrxctp3r, hw_p->rx_phys);
  1054. /* set RX buffer size */
  1055. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  1056. break;
  1057. #endif /* CONFIG_440GX */
  1058. #if defined (CONFIG_460GT)
  1059. case 2:
  1060. /* setup MAL tx & rx channel pointers */
  1061. mtdcr (maltxbattr, 0x0);
  1062. mtdcr (malrxbattr, 0x0);
  1063. mtdcr (maltxctp2r, hw_p->tx_phys);
  1064. mtdcr (malrxctp16r, hw_p->rx_phys);
  1065. /* set RX buffer size */
  1066. mtdcr (malrcbs16, ENET_MAX_MTU_ALIGNED / 16);
  1067. break;
  1068. case 3:
  1069. /* setup MAL tx & rx channel pointers */
  1070. mtdcr (maltxbattr, 0x0);
  1071. mtdcr (malrxbattr, 0x0);
  1072. mtdcr (maltxctp3r, hw_p->tx_phys);
  1073. mtdcr (malrxctp24r, hw_p->rx_phys);
  1074. /* set RX buffer size */
  1075. mtdcr (malrcbs24, ENET_MAX_MTU_ALIGNED / 16);
  1076. break;
  1077. #endif /* CONFIG_460GT */
  1078. case 0:
  1079. default:
  1080. /* setup MAL tx & rx channel pointers */
  1081. #if defined(CONFIG_440)
  1082. mtdcr (maltxbattr, 0x0);
  1083. mtdcr (malrxbattr, 0x0);
  1084. #endif
  1085. mtdcr (maltxctp0r, hw_p->tx_phys);
  1086. mtdcr (malrxctp0r, hw_p->rx_phys);
  1087. /* set RX buffer size */
  1088. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  1089. break;
  1090. }
  1091. /* Enable MAL transmit and receive channels */
  1092. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1093. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1094. #else
  1095. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1096. #endif
  1097. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1098. /* set transmit enable & receive enable */
  1099. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  1100. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  1101. /* set rx-/tx-fifo size */
  1102. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1103. /* set speed */
  1104. if (speed == _1000BASET) {
  1105. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1106. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1107. unsigned long pfc1;
  1108. mfsdr (sdr_pfc1, pfc1);
  1109. pfc1 |= SDR0_PFC1_EM_1000;
  1110. mtsdr (sdr_pfc1, pfc1);
  1111. #endif
  1112. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  1113. } else if (speed == _100BASET)
  1114. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  1115. else
  1116. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1117. if (duplex == FULL)
  1118. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  1119. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  1120. /* Enable broadcast and indvidual address */
  1121. /* TBS: enabling runts as some misbehaved nics will send runts */
  1122. out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1123. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1124. /* set transmit request threshold register */
  1125. out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1126. /* set receive low/high water mark register */
  1127. #if defined(CONFIG_440)
  1128. /* 440s has a 64 byte burst length */
  1129. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1130. #else
  1131. /* 405s have a 16 byte burst length */
  1132. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1133. #endif /* defined(CONFIG_440) */
  1134. out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  1135. /* Set fifo limit entry in tx mode 0 */
  1136. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  1137. /* Frame gap set */
  1138. out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1139. /* Set EMAC IER */
  1140. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1141. if (speed == _100BASET)
  1142. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1143. out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1144. out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  1145. if (hw_p->first_init == 0) {
  1146. /*
  1147. * Connect interrupt service routines
  1148. */
  1149. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1150. (interrupt_handler_t *) enetInt, dev);
  1151. }
  1152. mtmsr (msr); /* enable interrupts again */
  1153. hw_p->bis = bis;
  1154. hw_p->first_init = 1;
  1155. return 0;
  1156. }
  1157. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  1158. int len)
  1159. {
  1160. struct enet_frame *ef_ptr;
  1161. ulong time_start, time_now;
  1162. unsigned long temp_txm0;
  1163. EMAC_4XX_HW_PST hw_p = dev->priv;
  1164. ef_ptr = (struct enet_frame *) ptr;
  1165. /*-----------------------------------------------------------------------+
  1166. * Copy in our address into the frame.
  1167. *-----------------------------------------------------------------------*/
  1168. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1169. /*-----------------------------------------------------------------------+
  1170. * If frame is too long or too short, modify length.
  1171. *-----------------------------------------------------------------------*/
  1172. /* TBS: where does the fragment go???? */
  1173. if (len > ENET_MAX_MTU)
  1174. len = ENET_MAX_MTU;
  1175. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1176. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1177. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1178. /*-----------------------------------------------------------------------+
  1179. * set TX Buffer busy, and send it
  1180. *-----------------------------------------------------------------------*/
  1181. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1182. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1183. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1184. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1185. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1186. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1187. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1188. sync();
  1189. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
  1190. in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  1191. #ifdef INFO_4XX_ENET
  1192. hw_p->stats.pkts_tx++;
  1193. #endif
  1194. /*-----------------------------------------------------------------------+
  1195. * poll unitl the packet is sent and then make sure it is OK
  1196. *-----------------------------------------------------------------------*/
  1197. time_start = get_timer (0);
  1198. while (1) {
  1199. temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
  1200. /* loop until either TINT turns on or 3 seconds elapse */
  1201. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  1202. /* transmit is done, so now check for errors
  1203. * If there is an error, an interrupt should
  1204. * happen when we return
  1205. */
  1206. time_now = get_timer (0);
  1207. if ((time_now - time_start) > 3000) {
  1208. return (-1);
  1209. }
  1210. } else {
  1211. return (len);
  1212. }
  1213. }
  1214. }
  1215. #if defined (CONFIG_440) || defined(CONFIG_405EX)
  1216. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1217. /*
  1218. * Hack: On 440SP all enet irq sources are located on UIC1
  1219. * Needs some cleanup. --sr
  1220. */
  1221. #define UIC0MSR uic1msr
  1222. #define UIC0SR uic1sr
  1223. #define UIC1MSR uic1msr
  1224. #define UIC1SR uic1sr
  1225. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1226. /*
  1227. * Hack: On 460EX/GT all enet irq sources are located on UIC2
  1228. * Needs some cleanup. --ag
  1229. */
  1230. #define UIC0MSR uic2msr
  1231. #define UIC0SR uic2sr
  1232. #define UIC1MSR uic2msr
  1233. #define UIC1SR uic2sr
  1234. #else
  1235. #define UIC0MSR uic0msr
  1236. #define UIC0SR uic0sr
  1237. #define UIC1MSR uic1msr
  1238. #define UIC1SR uic1sr
  1239. #endif
  1240. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1241. defined(CONFIG_405EX)
  1242. #define UICMSR_ETHX uic0msr
  1243. #define UICSR_ETHX uic0sr
  1244. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1245. #define UICMSR_ETHX uic2msr
  1246. #define UICSR_ETHX uic2sr
  1247. #else
  1248. #define UICMSR_ETHX uic1msr
  1249. #define UICSR_ETHX uic1sr
  1250. #endif
  1251. int enetInt (struct eth_device *dev)
  1252. {
  1253. int serviced;
  1254. int rc = -1; /* default to not us */
  1255. unsigned long mal_isr;
  1256. unsigned long emac_isr = 0;
  1257. unsigned long mal_rx_eob;
  1258. unsigned long my_uic0msr, my_uic1msr;
  1259. unsigned long my_uicmsr_ethx;
  1260. #if defined(CONFIG_440GX)
  1261. unsigned long my_uic2msr;
  1262. #endif
  1263. EMAC_4XX_HW_PST hw_p;
  1264. /*
  1265. * Because the mal is generic, we need to get the current
  1266. * eth device
  1267. */
  1268. #if defined(CONFIG_NET_MULTI)
  1269. dev = eth_get_dev();
  1270. #else
  1271. dev = emac0_dev;
  1272. #endif
  1273. hw_p = dev->priv;
  1274. /* enter loop that stays in interrupt code until nothing to service */
  1275. do {
  1276. serviced = 0;
  1277. my_uic0msr = mfdcr (UIC0MSR);
  1278. my_uic1msr = mfdcr (UIC1MSR);
  1279. #if defined(CONFIG_440GX)
  1280. my_uic2msr = mfdcr (uic2msr);
  1281. #endif
  1282. my_uicmsr_ethx = mfdcr (UICMSR_ETHX);
  1283. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1284. && !(my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))
  1285. && !(my_uicmsr_ethx & (UIC_ETH0 | UIC_ETH1))) {
  1286. /* not for us */
  1287. return (rc);
  1288. }
  1289. #if defined (CONFIG_440GX)
  1290. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1291. && !(my_uic2msr & (UIC_ETH2 | UIC_ETH3))) {
  1292. /* not for us */
  1293. return (rc);
  1294. }
  1295. #endif
  1296. /* get and clear controller status interrupts */
  1297. /* look at Mal and EMAC interrupts */
  1298. if ((my_uic0msr & (UIC_MRE | UIC_MTE))
  1299. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1300. /* we have a MAL interrupt */
  1301. mal_isr = mfdcr (malesr);
  1302. /* look for mal error */
  1303. if (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE)) {
  1304. mal_err (dev, mal_isr, my_uic1msr, MAL_UIC_DEF, MAL_UIC_ERR);
  1305. serviced = 1;
  1306. rc = 0;
  1307. }
  1308. }
  1309. /* port by port dispatch of emac interrupts */
  1310. if (hw_p->devnum == 0) {
  1311. if (UIC_ETH0 & my_uicmsr_ethx) { /* look for EMAC errors */
  1312. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1313. if ((hw_p->emac_ier & emac_isr) != 0) {
  1314. emac_err (dev, emac_isr);
  1315. serviced = 1;
  1316. rc = 0;
  1317. }
  1318. }
  1319. if ((hw_p->emac_ier & emac_isr)
  1320. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1321. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1322. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1323. mtdcr (UICSR_ETHX, UIC_ETH0); /* Clear */
  1324. return (rc); /* we had errors so get out */
  1325. }
  1326. }
  1327. #if !defined(CONFIG_440SP)
  1328. if (hw_p->devnum == 1) {
  1329. if (UIC_ETH1 & my_uicmsr_ethx) { /* look for EMAC errors */
  1330. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1331. if ((hw_p->emac_ier & emac_isr) != 0) {
  1332. emac_err (dev, emac_isr);
  1333. serviced = 1;
  1334. rc = 0;
  1335. }
  1336. }
  1337. if ((hw_p->emac_ier & emac_isr)
  1338. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1339. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1340. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1341. mtdcr (UICSR_ETHX, UIC_ETH1); /* Clear */
  1342. return (rc); /* we had errors so get out */
  1343. }
  1344. }
  1345. #if defined (CONFIG_440GX)
  1346. if (hw_p->devnum == 2) {
  1347. if (UIC_ETH2 & my_uic2msr) { /* look for EMAC errors */
  1348. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1349. if ((hw_p->emac_ier & emac_isr) != 0) {
  1350. emac_err (dev, emac_isr);
  1351. serviced = 1;
  1352. rc = 0;
  1353. }
  1354. }
  1355. if ((hw_p->emac_ier & emac_isr)
  1356. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1357. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1358. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1359. mtdcr (uic2sr, UIC_ETH2);
  1360. return (rc); /* we had errors so get out */
  1361. }
  1362. }
  1363. if (hw_p->devnum == 3) {
  1364. if (UIC_ETH3 & my_uic2msr) { /* look for EMAC errors */
  1365. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1366. if ((hw_p->emac_ier & emac_isr) != 0) {
  1367. emac_err (dev, emac_isr);
  1368. serviced = 1;
  1369. rc = 0;
  1370. }
  1371. }
  1372. if ((hw_p->emac_ier & emac_isr)
  1373. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1374. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1375. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1376. mtdcr (uic2sr, UIC_ETH3);
  1377. return (rc); /* we had errors so get out */
  1378. }
  1379. }
  1380. #endif /* CONFIG_440GX */
  1381. #endif /* !CONFIG_440SP */
  1382. /* handle MAX TX EOB interrupt from a tx */
  1383. if (my_uic0msr & UIC_MTE) {
  1384. mal_rx_eob = mfdcr (maltxeobisr);
  1385. mtdcr (maltxeobisr, mal_rx_eob);
  1386. mtdcr (UIC0SR, UIC_MTE);
  1387. }
  1388. /* handle MAL RX EOB interupt from a receive */
  1389. /* check for EOB on valid channels */
  1390. if (my_uic0msr & UIC_MRE) {
  1391. mal_rx_eob = mfdcr (malrxeobisr);
  1392. if ((mal_rx_eob &
  1393. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)))
  1394. != 0) { /* call emac routine for channel x */
  1395. /* clear EOB
  1396. mtdcr(malrxeobisr, mal_rx_eob); */
  1397. enet_rcv (dev, emac_isr);
  1398. /* indicate that we serviced an interrupt */
  1399. serviced = 1;
  1400. rc = 0;
  1401. }
  1402. }
  1403. mtdcr (UIC0SR, UIC_MRE); /* Clear */
  1404. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1405. switch (hw_p->devnum) {
  1406. case 0:
  1407. mtdcr (UICSR_ETHX, UIC_ETH0);
  1408. break;
  1409. case 1:
  1410. mtdcr (UICSR_ETHX, UIC_ETH1);
  1411. break;
  1412. #if defined (CONFIG_440GX)
  1413. case 2:
  1414. mtdcr (uic2sr, UIC_ETH2);
  1415. break;
  1416. case 3:
  1417. mtdcr (uic2sr, UIC_ETH3);
  1418. break;
  1419. #endif /* CONFIG_440GX */
  1420. default:
  1421. break;
  1422. }
  1423. } while (serviced);
  1424. return (rc);
  1425. }
  1426. #else /* CONFIG_440 */
  1427. int enetInt (struct eth_device *dev)
  1428. {
  1429. int serviced;
  1430. int rc = -1; /* default to not us */
  1431. unsigned long mal_isr;
  1432. unsigned long emac_isr = 0;
  1433. unsigned long mal_rx_eob;
  1434. unsigned long my_uicmsr;
  1435. EMAC_4XX_HW_PST hw_p;
  1436. /*
  1437. * Because the mal is generic, we need to get the current
  1438. * eth device
  1439. */
  1440. #if defined(CONFIG_NET_MULTI)
  1441. dev = eth_get_dev();
  1442. #else
  1443. dev = emac0_dev;
  1444. #endif
  1445. hw_p = dev->priv;
  1446. /* enter loop that stays in interrupt code until nothing to service */
  1447. do {
  1448. serviced = 0;
  1449. my_uicmsr = mfdcr (uicmsr);
  1450. if ((my_uicmsr & (MAL_UIC_DEF | EMAC_UIC_DEF)) == 0) { /* not for us */
  1451. return (rc);
  1452. }
  1453. /* get and clear controller status interrupts */
  1454. /* look at Mal and EMAC interrupts */
  1455. if ((MAL_UIC_DEF & my_uicmsr) != 0) { /* we have a MAL interrupt */
  1456. mal_isr = mfdcr (malesr);
  1457. /* look for mal error */
  1458. if ((my_uicmsr & MAL_UIC_ERR) != 0) {
  1459. mal_err (dev, mal_isr, my_uicmsr, MAL_UIC_DEF, MAL_UIC_ERR);
  1460. serviced = 1;
  1461. rc = 0;
  1462. }
  1463. }
  1464. /* port by port dispatch of emac interrupts */
  1465. if ((SEL_UIC_DEF(hw_p->devnum) & my_uicmsr) != 0) { /* look for EMAC errors */
  1466. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1467. if ((hw_p->emac_ier & emac_isr) != 0) {
  1468. emac_err (dev, emac_isr);
  1469. serviced = 1;
  1470. rc = 0;
  1471. }
  1472. }
  1473. if (((hw_p->emac_ier & emac_isr) != 0) || ((MAL_UIC_ERR & my_uicmsr) != 0)) {
  1474. mtdcr (uicsr, MAL_UIC_DEF | SEL_UIC_DEF(hw_p->devnum)); /* Clear */
  1475. return (rc); /* we had errors so get out */
  1476. }
  1477. /* handle MAX TX EOB interrupt from a tx */
  1478. if (my_uicmsr & UIC_MAL_TXEOB) {
  1479. mal_rx_eob = mfdcr (maltxeobisr);
  1480. mtdcr (maltxeobisr, mal_rx_eob);
  1481. mtdcr (uicsr, UIC_MAL_TXEOB);
  1482. }
  1483. /* handle MAL RX EOB interupt from a receive */
  1484. /* check for EOB on valid channels */
  1485. if (my_uicmsr & UIC_MAL_RXEOB)
  1486. {
  1487. mal_rx_eob = mfdcr (malrxeobisr);
  1488. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1489. /* clear EOB
  1490. mtdcr(malrxeobisr, mal_rx_eob); */
  1491. enet_rcv (dev, emac_isr);
  1492. /* indicate that we serviced an interrupt */
  1493. serviced = 1;
  1494. rc = 0;
  1495. }
  1496. }
  1497. mtdcr (uicsr, MAL_UIC_DEF|EMAC_UIC_DEF|EMAC_UIC_DEF1); /* Clear */
  1498. #if defined(CONFIG_405EZ)
  1499. mtsdr (sdricintstat, SDR_ICRX_STAT | SDR_ICTX0_STAT | SDR_ICTX1_STAT);
  1500. #endif /* defined(CONFIG_405EZ) */
  1501. }
  1502. while (serviced);
  1503. return (rc);
  1504. }
  1505. #endif /* CONFIG_440 */
  1506. /*-----------------------------------------------------------------------------+
  1507. * MAL Error Routine
  1508. *-----------------------------------------------------------------------------*/
  1509. static void mal_err (struct eth_device *dev, unsigned long isr,
  1510. unsigned long uic, unsigned long maldef,
  1511. unsigned long mal_errr)
  1512. {
  1513. EMAC_4XX_HW_PST hw_p = dev->priv;
  1514. mtdcr (malesr, isr); /* clear interrupt */
  1515. /* clear DE interrupt */
  1516. mtdcr (maltxdeir, 0xC0000000);
  1517. mtdcr (malrxdeir, 0x80000000);
  1518. #ifdef INFO_4XX_ENET
  1519. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1520. #endif
  1521. eth_init (hw_p->bis); /* start again... */
  1522. }
  1523. /*-----------------------------------------------------------------------------+
  1524. * EMAC Error Routine
  1525. *-----------------------------------------------------------------------------*/
  1526. static void emac_err (struct eth_device *dev, unsigned long isr)
  1527. {
  1528. EMAC_4XX_HW_PST hw_p = dev->priv;
  1529. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1530. out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
  1531. }
  1532. /*-----------------------------------------------------------------------------+
  1533. * enet_rcv() handles the ethernet receive data
  1534. *-----------------------------------------------------------------------------*/
  1535. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1536. {
  1537. struct enet_frame *ef_ptr;
  1538. unsigned long data_len;
  1539. unsigned long rx_eob_isr;
  1540. EMAC_4XX_HW_PST hw_p = dev->priv;
  1541. int handled = 0;
  1542. int i;
  1543. int loop_count = 0;
  1544. rx_eob_isr = mfdcr (malrxeobisr);
  1545. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1546. /* clear EOB */
  1547. mtdcr (malrxeobisr, rx_eob_isr);
  1548. /* EMAC RX done */
  1549. while (1) { /* do all */
  1550. i = hw_p->rx_slot;
  1551. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1552. || (loop_count >= NUM_RX_BUFF))
  1553. break;
  1554. loop_count++;
  1555. handled++;
  1556. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1557. if (data_len) {
  1558. if (data_len > ENET_MAX_MTU) /* Check len */
  1559. data_len = 0;
  1560. else {
  1561. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1562. data_len = 0;
  1563. hw_p->stats.rx_err_log[hw_p->
  1564. rx_err_index]
  1565. = hw_p->rx[i].ctrl;
  1566. hw_p->rx_err_index++;
  1567. if (hw_p->rx_err_index ==
  1568. MAX_ERR_LOG)
  1569. hw_p->rx_err_index =
  1570. 0;
  1571. } /* emac_erros */
  1572. } /* data_len < max mtu */
  1573. } /* if data_len */
  1574. if (!data_len) { /* no data */
  1575. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1576. hw_p->stats.data_len_err++; /* Error at Rx */
  1577. }
  1578. /* !data_len */
  1579. /* AS.HARNOIS */
  1580. /* Check if user has already eaten buffer */
  1581. /* if not => ERROR */
  1582. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1583. if (hw_p->is_receiving)
  1584. printf ("ERROR : Receive buffers are full!\n");
  1585. break;
  1586. } else {
  1587. hw_p->stats.rx_frames++;
  1588. hw_p->stats.rx += data_len;
  1589. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1590. data_ptr;
  1591. #ifdef INFO_4XX_ENET
  1592. hw_p->stats.pkts_rx++;
  1593. #endif
  1594. /* AS.HARNOIS
  1595. * use ring buffer
  1596. */
  1597. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1598. hw_p->rx_i_index++;
  1599. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1600. hw_p->rx_i_index = 0;
  1601. hw_p->rx_slot++;
  1602. if (NUM_RX_BUFF == hw_p->rx_slot)
  1603. hw_p->rx_slot = 0;
  1604. /* AS.HARNOIS
  1605. * free receive buffer only when
  1606. * buffer has been handled (eth_rx)
  1607. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1608. */
  1609. } /* if data_len */
  1610. } /* while */
  1611. } /* if EMACK_RXCHL */
  1612. }
  1613. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1614. {
  1615. int length;
  1616. int user_index;
  1617. unsigned long msr;
  1618. EMAC_4XX_HW_PST hw_p = dev->priv;
  1619. hw_p->is_receiving = 1; /* tell driver */
  1620. for (;;) {
  1621. /* AS.HARNOIS
  1622. * use ring buffer and
  1623. * get index from rx buffer desciptor queue
  1624. */
  1625. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1626. if (user_index == -1) {
  1627. length = -1;
  1628. break; /* nothing received - leave for() loop */
  1629. }
  1630. msr = mfmsr ();
  1631. mtmsr (msr & ~(MSR_EE));
  1632. length = hw_p->rx[user_index].data_len & 0x0fff;
  1633. /* Pass the packet up to the protocol layers. */
  1634. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1635. /* NetReceive(NetRxPackets[i], length); */
  1636. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1637. (u32)hw_p->rx[user_index].data_ptr +
  1638. length - 4);
  1639. NetReceive (NetRxPackets[user_index], length - 4);
  1640. /* Free Recv Buffer */
  1641. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1642. /* Free rx buffer descriptor queue */
  1643. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1644. hw_p->rx_u_index++;
  1645. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1646. hw_p->rx_u_index = 0;
  1647. #ifdef INFO_4XX_ENET
  1648. hw_p->stats.pkts_handled++;
  1649. #endif
  1650. mtmsr (msr); /* Enable IRQ's */
  1651. }
  1652. hw_p->is_receiving = 0; /* tell driver */
  1653. return length;
  1654. }
  1655. int ppc_4xx_eth_initialize (bd_t * bis)
  1656. {
  1657. static int virgin = 0;
  1658. struct eth_device *dev;
  1659. int eth_num = 0;
  1660. EMAC_4XX_HW_PST hw = NULL;
  1661. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1662. u32 hw_addr[4];
  1663. #if defined(CONFIG_440GX)
  1664. unsigned long pfc1;
  1665. mfsdr (sdr_pfc1, pfc1);
  1666. pfc1 &= ~(0x01e00000);
  1667. pfc1 |= 0x01200000;
  1668. mtsdr (sdr_pfc1, pfc1);
  1669. #endif
  1670. /* first clear all mac-addresses */
  1671. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1672. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1673. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1674. switch (eth_num) {
  1675. default: /* fall through */
  1676. case 0:
  1677. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1678. bis->bi_enetaddr, 6);
  1679. hw_addr[eth_num] = 0x0;
  1680. break;
  1681. #ifdef CONFIG_HAS_ETH1
  1682. case 1:
  1683. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1684. bis->bi_enet1addr, 6);
  1685. hw_addr[eth_num] = 0x100;
  1686. break;
  1687. #endif
  1688. #ifdef CONFIG_HAS_ETH2
  1689. case 2:
  1690. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1691. bis->bi_enet2addr, 6);
  1692. #if defined(CONFIG_460GT)
  1693. hw_addr[eth_num] = 0x300;
  1694. #else
  1695. hw_addr[eth_num] = 0x400;
  1696. #endif
  1697. break;
  1698. #endif
  1699. #ifdef CONFIG_HAS_ETH3
  1700. case 3:
  1701. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1702. bis->bi_enet3addr, 6);
  1703. #if defined(CONFIG_460GT)
  1704. hw_addr[eth_num] = 0x400;
  1705. #else
  1706. hw_addr[eth_num] = 0x600;
  1707. #endif
  1708. break;
  1709. #endif
  1710. }
  1711. }
  1712. /* set phy num and mode */
  1713. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1714. bis->bi_phymode[0] = 0;
  1715. #if defined(CONFIG_PHY1_ADDR)
  1716. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1717. bis->bi_phymode[1] = 0;
  1718. #endif
  1719. #if defined(CONFIG_440GX)
  1720. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1721. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1722. bis->bi_phymode[2] = 2;
  1723. bis->bi_phymode[3] = 2;
  1724. #endif
  1725. #if defined(CONFIG_440GX) || \
  1726. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1727. defined(CONFIG_405EX)
  1728. ppc_4xx_eth_setup_bridge(0, bis);
  1729. #endif
  1730. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1731. /*
  1732. * See if we can actually bring up the interface,
  1733. * otherwise, skip it
  1734. */
  1735. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1736. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1737. continue;
  1738. }
  1739. /* Allocate device structure */
  1740. dev = (struct eth_device *) malloc (sizeof (*dev));
  1741. if (dev == NULL) {
  1742. printf ("ppc_4xx_eth_initialize: "
  1743. "Cannot allocate eth_device %d\n", eth_num);
  1744. return (-1);
  1745. }
  1746. memset(dev, 0, sizeof(*dev));
  1747. /* Allocate our private use data */
  1748. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1749. if (hw == NULL) {
  1750. printf ("ppc_4xx_eth_initialize: "
  1751. "Cannot allocate private hw data for eth_device %d",
  1752. eth_num);
  1753. free (dev);
  1754. return (-1);
  1755. }
  1756. memset(hw, 0, sizeof(*hw));
  1757. hw->hw_addr = hw_addr[eth_num];
  1758. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1759. hw->devnum = eth_num;
  1760. hw->print_speed = 1;
  1761. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1762. dev->priv = (void *) hw;
  1763. dev->init = ppc_4xx_eth_init;
  1764. dev->halt = ppc_4xx_eth_halt;
  1765. dev->send = ppc_4xx_eth_send;
  1766. dev->recv = ppc_4xx_eth_rx;
  1767. if (0 == virgin) {
  1768. /* set the MAL IER ??? names may change with new spec ??? */
  1769. #if defined(CONFIG_440SPE) || \
  1770. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1771. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1772. defined(CONFIG_405EX)
  1773. mal_ier =
  1774. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1775. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1776. #else
  1777. mal_ier =
  1778. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1779. MAL_IER_OPBE | MAL_IER_PLBE;
  1780. #endif
  1781. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1782. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1783. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1784. mtdcr (malier, mal_ier);
  1785. /* install MAL interrupt handler */
  1786. irq_install_handler (VECNUM_MS,
  1787. (interrupt_handler_t *) enetInt,
  1788. dev);
  1789. irq_install_handler (VECNUM_MTE,
  1790. (interrupt_handler_t *) enetInt,
  1791. dev);
  1792. irq_install_handler (VECNUM_MRE,
  1793. (interrupt_handler_t *) enetInt,
  1794. dev);
  1795. irq_install_handler (VECNUM_TXDE,
  1796. (interrupt_handler_t *) enetInt,
  1797. dev);
  1798. irq_install_handler (VECNUM_RXDE,
  1799. (interrupt_handler_t *) enetInt,
  1800. dev);
  1801. virgin = 1;
  1802. }
  1803. #if defined(CONFIG_NET_MULTI)
  1804. eth_register (dev);
  1805. #else
  1806. emac0_dev = dev;
  1807. #endif
  1808. #if defined(CONFIG_NET_MULTI)
  1809. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1810. miiphy_register (dev->name,
  1811. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1812. #endif
  1813. #endif
  1814. } /* end for each supported device */
  1815. return 0;
  1816. }
  1817. #if !defined(CONFIG_NET_MULTI)
  1818. void eth_halt (void) {
  1819. if (emac0_dev) {
  1820. ppc_4xx_eth_halt(emac0_dev);
  1821. free(emac0_dev);
  1822. emac0_dev = NULL;
  1823. }
  1824. }
  1825. int eth_init (bd_t *bis)
  1826. {
  1827. ppc_4xx_eth_initialize(bis);
  1828. if (emac0_dev) {
  1829. return ppc_4xx_eth_init(emac0_dev, bis);
  1830. } else {
  1831. printf("ERROR: ethaddr not set!\n");
  1832. return -1;
  1833. }
  1834. }
  1835. int eth_send(volatile void *packet, int length)
  1836. {
  1837. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1838. }
  1839. int eth_rx(void)
  1840. {
  1841. return (ppc_4xx_eth_rx(emac0_dev));
  1842. }
  1843. int emac4xx_miiphy_initialize (bd_t * bis)
  1844. {
  1845. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1846. miiphy_register ("ppc_4xx_eth0",
  1847. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1848. #endif
  1849. return 0;
  1850. }
  1851. #endif /* !defined(CONFIG_NET_MULTI) */
  1852. #endif